VC707 Evaluation Board
85
UG885 (v1.2) February 1, 2013
VC707 Board UCF Listing
NET FMC2_HPC_LA28_P LOC = V35 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_18
NET FMC2_HPC_LA28_N LOC = V36 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_18
NET FMC2_HPC_LA20_P LOC = V33 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_18
NET FMC2_HPC_LA20_N LOC = V34 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_18
NET FMC2_HPC_LA29_P LOC = W36 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L16P_T2_18
NET FMC2_HPC_LA29_N LOC = W37 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L16N_T2_18
NET FMC2_HPC_LA19_P LOC = U32 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L17P_T2_18
NET FMC2_HPC_LA19_N LOC = U33 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L17N_T2_18
NET FMC2_HPC_LA22_P LOC = W32 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L18P_T2_18
NET FMC2_HPC_LA22_N LOC = W33 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L18N_T2_18
NET FMC2_HPC_LA31_P LOC = V39 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L19P_T3_18
NET FMC2_HPC_LA31_N LOC = V40 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_18
#NET 6N1047 LOC = T40 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L20P_T3_18
#NET 6N1048 LOC = T41 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L20N_T3_18
#NET 6N1024 LOC = W41 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_18
#NET 6N1025 LOC = W42 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_18
#NET 6N1027 LOC = U41 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L22P_T3_18
#NET 6N1026 LOC = T42 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L22N_T3_18
#NET 6N1031 LOC = W38 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L23P_T3_18
#NET 6N1030 LOC = V38 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L23N_T3_18
#NET 6N1028 LOC = V41 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L24P_T3_18
#NET 6N1029 LOC = U42 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_L24N_T3_18
#NET 6N1023 LOC = W35 | IOSTANDARD=LVCMOS18; # Bank 18 VCCO - VADJ_FPGA - IO_25_VRP_18
#NET VRN_19 LOC = L36 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_0_VRN_19
#NET 6N957 LOC = E40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L1P_T0_19
#NET 6N958 LOC = D40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L1N_T0_19
#NET 6N959 LOC = A40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L2P_T0_19
#NET 6N960 LOC = A41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L2N_T0_19
#NET 6N961 LOC = D41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_19
#NET 6N963 LOC = D42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_19
#NET 6N962 LOC = B41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L4P_T0_19
#NET 6N964 LOC = B42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L4N_T0_19
#NET 6N967 LOC = F42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L5P_T0_19
#NET 6N968 LOC = E42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L5N_T0_19
#NET 6N969 LOC = C40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L6P_T0_19
#NET 6N970 LOC = C41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_19
NET FMC1_HPC_LA04_P LOC = H40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L7P_T1_19
NET FMC1_HPC_LA04_N LOC = H41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L7N_T1_19
NET FMC1_HPC_LA13_P LOC = H39 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L8P_T1_19
NET FMC1_HPC_LA13_N LOC = G39 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L8N_T1_19
NET FMC1_HPC_LA07_P LOC = G41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_19
NET FMC1_HPC_LA07_N LOC = G42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_19
NET FMC1_HPC_LA11_P LOC = F40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L10P_T1_19
NET FMC1_HPC_LA11_N LOC = F41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L10N_T1_19
NET FMC1_HPC_LA01_CC_P LOC = J40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_19
NET FMC1_HPC_LA01_CC_N LOC = J41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_19
NET FMC1_HPC_LA00_CC_P LOC = K39 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_19
NET FMC1_HPC_LA00_CC_N LOC = K40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_19
NET FMC1_HPC_CLK0_M2C_P LOC = L39 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_19
NET FMC1_HPC_CLK0_M2C_N LOC = L40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_19
NET FMC1_HPC_LA05_P LOC = M41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_19
NET FMC1_HPC_LA05_N LOC = L41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_19
NET FMC1_HPC_LA06_P LOC = K42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_19
NET FMC1_HPC_LA06_N LOC = J42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_19
NET FMC1_HPC_LA03_P LOC = M42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L16P_T2_19
NET FMC1_HPC_LA03_N LOC = L42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L16N_T2_19
NET FMC1_HPC_LA16_P LOC = K37 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L17P_T2_19
NET FMC1_HPC_LA16_N LOC = K38 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L17N_T2_19
NET FMC1_HPC_LA15_P LOC = M36 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L18P_T2_19
NET FMC1_HPC_LA15_N LOC = L37 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L18N_T2_19
NET FMC1_HPC_LA02_P LOC = P41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L19P_T3_19
NET FMC1_HPC_LA02_N LOC = N41 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_19
NET FMC1_HPC_LA08_P LOC = M37 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L20P_T3_19
NET FMC1_HPC_LA08_N LOC = M38 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L20N_T3_19
NET FMC1_HPC_LA09_P LOC = R42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_19
NET FMC1_HPC_LA09_N LOC = P42 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_19
NET FMC1_HPC_LA10_P LOC = N38 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L22P_T3_19
NET FMC1_HPC_LA10_N LOC = M39 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L22N_T3_19
NET FMC1_HPC_LA12_P LOC = R40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L23P_T3_19
NET FMC1_HPC_LA12_N LOC = P40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L23N_T3_19
NET FMC1_HPC_LA14_P LOC = N39 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L24P_T3_19
NET FMC1_HPC_LA14_N LOC = N40 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_L24N_T3_19
#NET VRP_19 LOC = N36 | IOSTANDARD=LVCMOS18; # Bank 19 VCCO - VADJ_FPGA - IO_25_VRP_19
#NET VRN_33 LOC = AL24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_0_VRN_33
NET HDMI_R_D11 LOC = AJ23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L1P_T0_33
NET HDMI_R_D10 LOC = AK23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L1N_T0_33
NET HDMI_R_D9 LOC = AK20 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L2P_T0_33
NET HDMI_R_D8 LOC = AL20 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L2N_T0_33
NET HDMI_R_D7 LOC = AJ22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L3P_T0_DQS_33
NET HDMI_R_D6 LOC = AK22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L3N_T0_DQS_33
NET HDMI_R_D5 LOC = AL21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L4P_T0_33