Spartan-6 FPGA Power Management
www.xilinx.com
13
UG394 (v1.1) September 4, 2012
Exiting Suspend Mode
X-Ref Target - Figure 1-3
Figure 1-3:
Exiting Suspend Mode
S
U
S
PEND
Attri
bu
te
S
U
S
PEND
Attri
bu
te
W
a
ke-Up
Timing Clock
S
o
u
rce
Glitch Filter
Sus
pend En
ab
le
S
RL
LUT RAM
Flip-Flop
s
L
a
tche
s
Block RAM
Writ
ab
le Clocked Primitive
s
FPGA Applic
a
tion Logic
FPGA
Inp
u
t
s
FPGA
O
u
tp
u
t
s
Re-en
ab
le
FPGA Inp
u
t
s
S
et/Re
s
et
Flip-Flop
s
S
U
S
PEND
AWAKE
En
ab
le
Unlock Clocked
Primitive
s
Activ
a
te O
u
tp
u
t
s
s
w_clk
en_
s
w_g
s
r
ENABLE_
S
U
S
PEND
ENABLE_
S
U
S
PEND
s
w_gt
s
_cycle
s
w_gwe_cycle
Filter
S
elect
1
4
1
1,024
1,024
5
UG
3
94_c1_0
3
_020
3
10
drive_
a
w
a
ke
m
u
ltipin_w
a
ke
u
p
edge detector
w
a
ke
u
p_m
as
k<0>
edge detector
w
a
ke
u
p_m
as
k<1>
edge detector
w
a
ke
u
p_m
as
k<7>
S
CP0
S
CP1
S
CP7
M
u
lti-Pin W
a
ke-
u
p