www.ti.com
2.10
Event Queue(s)
2.10.1
DMA/QDMA Channel to Event Queue Mapping
.............................................................
2.10.2
Queue RAM Debug Visibility
...................................................................................
2.10.3
Queue Resource Tracking
......................................................................................
2.10.4
Performance Considerations
...................................................................................
2.11
EDMA3 Transfer Controller (EDMA3TC)
................................................................................
2.11.1
Architecture Details
..............................................................................................
2.11.2
Error Generation
..................................................................................................
2.11.3
Debug Features
..................................................................................................
2.11.4
EDMA3TC Configuration
........................................................................................
2.12
Event Dataflow
2.13
EDMA3 Prioritization
2.13.1
Channel Priority
..................................................................................................
2.13.2
Trigger Source Priority
...........................................................................................
2.13.3
Dequeue Priority
..................................................................................................
2.13.4
System (Transfer Controller) Priority
..........................................................................
2.14
EDMA3 Operating Frequency (Clock Control)
.........................................................................
2.15
Reset Considerations
2.16
Power Management
2.17
Emulation Considerations
.................................................................................................
3
EDMA3 Transfer Examples
........................................................................................
3.1
Block Move Example
3.2
Subframe Extraction Example
............................................................................................
3.3
Data Sorting Example
3.4
Peripheral Servicing Example
............................................................................................
3.4.1
Nonbursting Peripherals
..........................................................................................
3.4.2
Bursting Peripherals
..............................................................................................
3.4.3
Continuous Operation
............................................................................................
3.4.4
Ping-Pong Buffering
...............................................................................................
3.4.5
Transfer Chaining Examples
.....................................................................................
4
Registers
4.1
Register Memory Maps
....................................................................................................
4.2
Parameter RAM (PaRAM) Entries
.......................................................................................
4.2.1
Channel Options Parameter (OPT)
.............................................................................
4.2.2
Channel Source Address Parameter (SRC)
...................................................................
4.2.3
A Count/B Count Parameter (A_B_CNT)
......................................................................
4.2.4
Channel Destination Address Parameter (DST)
..............................................................
4.2.5
Source B Index/Destination B Index Parameter (SRC_DST_BIDX)
........................................
4.2.6
Link Address/B Count Reload Parameter (LINK_BCNTRLD)
...............................................
4.2.7
Source C Index/Destination C Index Parameter (SRC_DST_CIDX)
.......................................
4.2.8
C Count Parameter (CCNT)
.....................................................................................
4.3
EDMA3 Channel Controller Control Registers
.........................................................................
4.3.1
Global Registers
...................................................................................................
4.3.2
Error Registers
...................................................................................................
4.3.3
Region Access Enable Registers
..............................................................................
4.3.4
Status/Debug Visibility Registers
..............................................................................
4.3.5
DMA Channel Registers
........................................................................................
4.3.6
Interrupt Registers
...............................................................................................
4
Contents
SPRUG34 – November 2008
Summary of Contents for TMS320DM357
Page 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...