4.3.2.3
QDMA Event Missed Register (QEMR)
www.ti.com
EDMA3 Channel Controller Control Registers
For a particular QDMA channel, if two QDMA events are detected without the first event getting
cleared/serviced, the bit corresponding to that channel is set/asserted in the QDMA event missed register
(QEMR). The QEMR bits for a channel are also set if a QDMA event on the channel encounters a NULL
entry (or a NULL TR is serviced). If any QEMR bit is set (and all errors, including bits in other error
registers (EMR/EMRH, CCERR) were previously cleared), the EDMA3CC generates an error interrupt.
Refer to
for details on EDMA3CC error interrupt generation.
The QEMR is shown in
and described in
Figure 4-19. QDMA Event Missed Register (QEMR)
31
16
Reserved
R-0
15
8
7
6
5
4
3
2
1
0
Reserved
E7
E6
E5
E4
E3
E2
E1
E0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 4-22. QDMA Event Missed Register (QEMR) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-0
E
n
Channel 0-7 QDMA event missed. E
n
is cleared by writing a 1 to the corresponding bit in the QDMA
event missed clear register (QEMCR).
0
No missed event.
1
Missed event occurred.
SPRUG34 – November 2008
Registers
105
Summary of Contents for TMS320DM357
Page 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...