4.4.4.5
Error Interrupt Command Register (ERRCMD)
EDMA3 Transfer Controller Control Registers
www.ti.com
The error command register (ERRCMD) is shown in
and described in
Figure 4-73. Error Interrupt Command Register (ERRCMD)
31
16
Reserved
R-0
15
2
1
0
Reserved
Rsvd
EVAL
R-0
W-0
W-0
LEGEND: R = Read only; W = Write only; -
n
= value after reset
Table 4-76. Error Interrupt Command Register (ERRCMD) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
0
Reserved
1
Reserved
0
Reserved. Writes of 1 to this bit are not supported. Attempts to do so may result in undefined behavior.
0
EVAL
Error evaluate.
0
No effect.
1
EDMA3TC error line is pulsed if any of the error status register (ERRSTAT) bits are set to 1.
Registers
148
SPRUG34 – November 2008
Summary of Contents for TMS320DM357
Page 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...