4.4.4.2
Error Enable Register (ERREN)
www.ti.com
EDMA3 Transfer Controller Control Registers
The error enable register (ERREN) is shown in
and described in
. When any of the
enable bits in ERREN is set, a bit set in the corresponding error status register (ERRSTAT) causes an
assertion of the EDMA3TC interrupt.
Figure 4-70. Error Enable Register (ERREN)
31
16
Reserved
R-0
15
4
3
2
1
0
Reserved
MMRAERR
TRERR
Reserved
BUSERR
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-73. Error Enable Register (ERREN) Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
0
Reserved
3
MMRAERR
Interrupt enable for MMR address error (MMRAERR).
0
MMRAERR is disabled.
1
MMRAERR is enabled and contributes to the state of EDMA3TC error interrupt generation
2
TRERR
Interrupt enable for transfer request error (TRERR).
0
TRERR is disabled.
1
TRERR is enabled and contributes to the state of EDMA3TC error interrupt generation.
1
Reserved
0
Reserved. Always write 0 to this bit; writes of 1 to this bit are not supported and attempts to do so may
result in undefined behavior.
0
BUSERR
Interrupt enable for bus error (BUSERR).
0
BUSERR is disabled.
1
BUSERR is enabled and contributes to the state of EDMA3TC error interrupt generation.
SPRUG34 – November 2008
Registers
145
Summary of Contents for TMS320DM357
Page 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...