Reset Operation
5-34
-
Peripherals:
J
The timer count is set to its maximum value (FFFFh), the timer divide-
down value is set to 0, and the timer starts counting down.
J
The synchronous serial port is reset:
H
The port emulation mode is set to immediate stop.
H
Error and status flags are reset.
H
Receive interrupts are set to occur when the receive buffer is not
empty.
H
Transmit interrupts are set to occur when the transmit buffer can
accept one or more words.
H
External clock and frame synchronization sources are selected.
H
Continuous mode is selected.
H
Digital loopback mode is disabled.
H
The receiver and transmitter are enabled.
J
The asynchronous serial port is reset:
H
The port emulation mode is set to immediate stop.
H
Error and status flags are reset.
H
Receive, transmit, and delta interrupts are disabled.
H
One stop bit is selected.
H
Auto-baud alignment is disabled.
H
The TX pin is forced high between transmissions.
H
I/O pins IO0, IO1, IO2, and IO3 are configured as inputs.
H
A baud rate of (CLKOUT1 rate)/16 is selected.
H
The port is disabled.
J
CLK register bit 0 is cleared to 0 so that the CLKOUT1 signal is avail-
able at the CLKOUT1 pin.
No other registers or status bits (such as the accumulator, DP, ARP, and the
auxiliary registers) are initialized. Table 5–6 and Table 5–7 list the reset values
for all the registers mapped to on-chip addresses.