160
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Detailed Description
Copyright © 2015–2017, Texas Instruments Incorporated
(1)
X = don't care
(2)
Not available on the 64-pin RGC package.
(3)
Direction controlled by eUSCI_B1 module.
(4)
Setting P6SEL1.x and P6SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when
applying analog signals.
(5)
Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents
when applying analog signals. Selecting the C1.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits
automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.
Table 6-76. Port P6 (P6.2 to P6.5) Pin Functions
PIN NAME (P6.x)
x
FUNCTION
CONTROL BITS OR SIGNALS
(1)
P6DIR.x
P6SEL1.x
P6SEL0.x
P6.2/UCB1STE/C1.5
(2)
2
P6.2 (I/O)
I: 0; O: 1
0
0
UCB1STE
X
(3)
0
1
N/A
0
1
0
DVSS
1
C1.5
(4) (5)
X
1
1
P6.3/UCB1CLK/C1.4
(2)
3
P6.3 (I/O)
I: 0; O: 1
0
0
UCB1CLK
X
(3)
0
1
N/A
0
1
0
DVSS
1
C1.4
(4) (5)
X
1
1
P6.4/UCB1SIMO/UCB1SDA/C1
.3
(2)
4
P6.4 (I/O)
I: 0; O: 1
0
0
UCB1SIMO/UCB1SDA
X
(3)
0
1
N/A
0
1
0
DVSS
1
C1.3
(4) (5)
X
1
1
P6.5/UCB1SOMI/UCB1SCL/C1.
2
(2)
5
P6.5 (I/O)
I: 0; O: 1
0
0
UCB1SOMI/UCB1SCL
X
(3)
0
1
N/A
0
1
0
DVSS
1
C1.2
(4) (5)
X
1
1