15
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Terminal Configuration and Functions
Copyright © 2015–2017, Texas Instruments Incorporated
Table 4-1. Pin Attributes (continued)
PIN NO.
(1)
SIGNAL NAME
(2) (3)
SIGNAL
TYPE
(4)
BUFFER TYPE
(5)
POWER
SOURCE
(6)
RESET
STATE
AFTER POR
(7)
PZ
ZXH
RGC
74
N/A
N/A
P9.2 (RD)
I/O
LVCMOS
DVCC
OFF
TA3.3
I/O
LVCMOS
DVCC
N/A
75
N/A
N/A
P9.3 (RD)
I/O
LVCMOS
DVCC
OFF
TA3.4
I/O
LVCMOS
DVCC
N/A
76
A9
N/A
P6.2 (RD)
I/O
LVCMOS
DVCC
OFF
UCB1STE
I/O
LVCMOS
DVCC
N/A
C1.5
I
Analog
DVCC
N/A
77
B9
N/A
P6.3 (RD)
I/O
LVCMOS
DVCC
OFF
UCB1CLK
I/O
LVCMOS
DVCC
N/A
C1.4
I
Analog
DVCC
N/A
78
A8
N/A
P6.4 (RD)
I/O
LVCMOS
DVCC
OFF
UCB1SIMO
I/O
LVCMOS
DVCC
N/A
UCB1SDA
I/O
LVCMOS
DVCC
N/A
C1.3
I
Analog
DVCC
N/A
79
A7
N/A
P6.5 (RD)
I/O
LVCMOS
DVCC
OFF
UCB1SOMI
I/O
LVCMOS
DVCC
N/A
UCB1SCL
I/O
LVCMOS
DVCC
N/A
C1.2
I
Analog
DVCC
N/A
80
B8
49
P6.6 (RD)
I/O
LVCMOS
DVCC
OFF
TA2.3
I/O
LVCMOS
DVCC
N/A
UCB3SIMO
I/O
LVCMOS
DVCC
N/A
UCB3SDA
I/O
LVCMOS
DVCC
N/A
C1.1
I
Analog
DVCC
N/A
81
B7
50
P6.7 (RD)
I/O
LVCMOS
DVCC
OFF
TA2.4
I/O
LVCMOS
DVCC
N/A
UCB3SOMI
I/O
LVCMOS
DVCC
N/A
UCB3SCL
I/O
LVCMOS
DVCC
N/A
C1.0
I
Analog
DVCC
N/A
82
C7
51
DVSS3
–
Power
N/A
N/A
83
B6
52
RSTn (RD)
I
LVCMOS
DVCC
PU
NMI
I
LVCMOS
DVCC
N/A
84
D6
53
AVSS2
–
Power
N/A
N/A
85
A6
54
PJ.2 (RD)
I/O
LVCMOS
DVCC
OFF
HFXOUT
O
Analog
DVCC
N/A
86
A5
55
PJ.3 (RD)
I/O
LVCMOS
DVCC
OFF
HFXIN
I
Analog
DVCC
N/A
87
D5
56
AVCC2
–
Power
N/A
N/A
88
B5
57
P7.0 (RD)
I/O
LVCMOS
DVCC
OFF
PM_SMCLK
O
LVCMOS
DVCC
N/A
PM_DMAE0
I
LVCMOS
DVCC
N/A
89
C5
58
P7.1 (RD)
I/O
LVCMOS
DVCC
OFF
PM_C0OUT
O
LVCMOS
DVCC
N/A
PM_TA0CLK
I
LVCMOS
DVCC
N/A
90
B4
59
P7.2 (RD)
I/O
LVCMOS
DVCC
OFF
PM_C1OUT
O
LVCMOS
DVCC
N/A
PM_TA1CLK
I
LVCMOS
DVCC
N/A