13
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Terminal Configuration and Functions
Copyright © 2015–2017, Texas Instruments Incorporated
Table 4-1. Pin Attributes (continued)
PIN NO.
(1)
SIGNAL NAME
(2) (3)
SIGNAL
TYPE
(4)
BUFFER TYPE
(5)
POWER
SOURCE
(6)
RESET
STATE
AFTER POR
(7)
PZ
ZXH
RGC
34
G5
21
P3.2 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCA2RXD
I
LVCMOS
DVCC
N/A
PM_UCA2SOMI
I/O
LVCMOS
DVCC
N/A
35
J4
22
P3.3 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCA2TXD
O
LVCMOS
DVCC
N/A
PM_UCA2SIMO
I/O
LVCMOS
DVCC
N/A
36
H5
23
P3.4 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCB2STE
I/O
LVCMOS
DVCC
N/A
37
G6
24
P3.5 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCB2CLK
I/O
LVCMOS
DVCC
N/A
38
J5
25
P3.6 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCB2SIMO
I/O
LVCMOS
DVCC
N/A
PM_UCB2SDA
I/O
LVCMOS
DVCC
N/A
39
H6
26
P3.7 (RD)
I/O
LVCMOS
DVCC
OFF
PM_UCB2SOMI
I/O
LVCMOS
DVCC
N/A
PM_UCB2SCL
I
LVCMOS
DVCC
N/A
40
E5
27
AVSS3
–
Power
N/A
N/A
41
J6
28
PJ.0 (RD)
I/O
LVCMOS
DVCC
OFF
LFXIN
I
Analog
DVCC
N/A
42
J7
29
PJ.1 (RD)
I/O
LVCMOS
DVCC
OFF
LFXOUT
O
Analog
DVCC
N/A
43
F5
30
AVSS1
–
Power
N/A
N/A
44
J8
31
DCOR
–
Analog
N/A
N/A
45
F6
32
AVCC1
–
Power
N/A
N/A
46
N/A
N/A
P8.2 (RD)
I/O
LVCMOS
DVCC
OFF
TA3.2
I/O
LVCMOS
DVCC
N/A
A23
I
Analog
DVCC
N/A
47
N/A
N/A
P8.3 (RD)
I/O
LVCMOS
DVCC
OFF
TA3CLK
I
LVCMOS
DVCC
N/A
A22
I
Analog
DVCC
N/A
48
N/A
N/A
P8.4 (RD)
I/O
LVCMOS
DVCC
OFF
A21
I
Analog
DVCC
N/A
49
N/A
N/A
P8.5 (RD)
I/O
LVCMOS
DVCC
OFF
A20
I
Analog
DVCC
N/A
50
N/A
N/A
P8.6 (RD)
I/O
LVCMOS
DVCC
OFF
A19
I
Analog
DVCC
N/A
51
N/A
N/A
P8.7 (RD)
I/O
LVCMOS
DVCC
OFF
A18
I
Analog
DVCC
N/A
52
N/A
N/A
P9.0 (RD)
I/O
LVCMOS
DVCC
OFF
A17
I
Analog
DVCC
N/A
53
N/A
N/A
P9.1 (RD)
I/O
LVCMOS
DVCC
OFF
A16
I
Analog
DVCC
N/A
54
J9
N/A
P6.0 (RD)
I/O
LVCMOS
DVCC
OFF
A15
I
Analog
DVCC
N/A
55
H7
N/A
P6.1 (RD)
I/O
LVCMOS
DVCC
OFF
A14
I
Analog
DVCC
N/A