23
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Terminal Configuration and Functions
Copyright © 2015–2017, Texas Instruments Incorporated
Table 4-2. Signal Descriptions (continued)
FUNCTION
SIGNAL NAME
SIGNAL NO.
(1)
SIGNAL
TYPE
(2)
DESCRIPTION
PZ
ZXH
RGC
Port Mapper
PM_C0OUT
89
C5
58
O
Default mapping: Comparator_E0 output
PM_C1OUT
90
B4
59
O
Default mapping: Comparator_E1 output
PM_DMAE0
88
B5
57
I
Default mapping: DMA external trigger input
PM_SMCLK
88
B5
57
O
Default mapping: SMCLK clock output
PM_TA0.0
91
A4
60
I/O
Default mapping: TA0 CCR0 capture: CCI0A input,
compare: Out0
PM_TA0.1
20
F3
N/A
I/O
Default mapping: TA0 CCR1 capture: CCI1A input,
compare: Out1
PM_TA0.2
21
G1
N/A
I/O
Default mapping: TA0 CCR2 capture: CCI2A input,
compare: Out2
PM_TA0.3
22
G2
N/A
I/O
Default mapping: TA0 CCR3 capture: CCI3A input,
compare: Out3
PM_TA0.4
23
H1
N/A
I/O
Default mapping: TA0 CCR4 capture: CCI4A input,
compare: Out4
PM_TA0CLK
89
C5
58
I
Default mapping: TA0 input clock
PM_TA1.2
28
J2
N/A
I/O
Default mapping: TA1 CCR2 capture: CCI2A input,
compare: Out2
PM_TA1.3
27
H2
N/A
I/O
Default mapping: TA1 CCR3 capture: CCI3A input,
compare: Out3
PM_TA1.4
26
J1
N/A
I/O
Default mapping: TA1 CCR4 capture: CCI4A input,
compare: Out4
PM_TA1CLK
90
B4
59
I
Default mapping: TA1 input clock
PM_UCA1CLK
17
F1
14
I/O
Default mapping: Clock signal input – eUSCI_A1 SPI
slave mode
Clock signal output – eUSCI_A1 SPI master mode
PM_UCA1RXD
18
E3
15
I
Default mapping: Receive data – eUSCI_A1 UART
mode
PM_UCA1SIMO
19
F4
16
I/O
Default mapping: Slave in, master out – eUSCI_A1
SPI mode
PM_UCA1SOMI
18
E3
15
I/O
Default mapping: Slave out, master in – eUSCI_A1
SPI mode
PM_UCA1STE
16
E4
13
I/O
Default mapping: Slave transmit enable – eUSCI_A1
SPI mode
PM_UCA1TXD
19
F4
16
O
Default mapping: Transmit data – eUSCI_A1 UART
mode
PM_UCA2CLK
33
H4
20
I/O
Default mapping: Clock signal input – eUSCI_A2 SPI
slave mode
Clock signal output – eUSCI_A2 SPI master mode
PM_UCA2RXD
34
G5
21
I
Default mapping: Receive data – eUSCI_A2 UART
mode
PM_UCA2SIMO
35
J4
22
I/O
Default mapping: Slave in, master out – eUSCI_A2
SPI mode
PM_UCA2SOMI
34
G5
21
I/O
Default mapping: Slave out, master in – eUSCI_A2
SPI mode
PM_UCA2STE
32
J3
19
I/O
Default mapping: Slave transmit enable – eUSCI_A2
SPI mode
PM_UCA2TXD
35
J4
22
O
Default mapping: Transmit data – eUSCI_A2 UART
mode