16
SLAS826F – MARCH 2015 – REVISED MARCH 2017
Product Folder Links:
Terminal Configuration and Functions
Copyright © 2015–2017, Texas Instruments Incorporated
Table 4-1. Pin Attributes (continued)
PIN NO.
(1)
SIGNAL NAME
(2) (3)
SIGNAL
TYPE
(4)
BUFFER TYPE
(5)
POWER
SOURCE
(6)
RESET
STATE
AFTER POR
(7)
PZ
ZXH
RGC
91
A4
60
P7.3 (RD)
I/O
LVCMOS
DVCC
OFF
PM_TA0.0
I/O
LVCMOS
DVCC
N/A
92
B3
61
PJ.4
I/O
LVCMOS
DVCC
N/A
TDI (RD)
I
LVCMOS
DVCC
PU
93
A3
62
PJ.5
I/O
LVCMOS
DVCC
N/A
TDO (RD)
O
LVCMOS
DVCC
N/A
SWO
O
LVCMOS
DVCC
N/A
94
B2
63
SWDIOTMS
I/O
LVCMOS
DVCC
PU
95
A2
64
SWCLKTCK
I
LVCMOS
DVCC
PD
96
N/A
N/A
P9.4 (RD)
I/O
LVCMOS
DVCC
OFF
UCA3STE
I/O
LVCMOS
DVCC
N/A
97
N/A
N/A
P9.5 (RD)
I/O
LVCMOS
DVCC
OFF
UCA3CLK
I/O
LVCMOS
DVCC
N/A
98
N/A
N/A
P9.6 (RD)
I/O
LVCMOS
DVCC
OFF
UCA3RXD
I
LVCMOS
DVCC
N/A
UCA3SOMI
I/O
LVCMOS
DVCC
N/A
99
N/A
N/A
P9.7 (RD)
I/O
LVCMOS
DVCC
OFF
UCA3TXD
O
LVCMOS
DVCC
N/A
UCA3SIMO
I/O
LVCMOS
DVCC
N/A
100
N/A
N/A
P10.0 (RD)
I/O
LVCMOS
DVCC
OFF
UCB3STE
I/O
LVCMOS
DVCC
N/A
N/A
N/A
Pad
QFN Pad
–
–
N/A
–