![Texas Instruments CC2533 User Manual Download Page 12](http://html.mh-extra.com/html/texas-instruments/cc2533/cc2533_user-manual_1094592012.webp)
23-5.
Frame Data Written to the TXFIFO
....................................................................................
23-6.
TX Flow
....................................................................................................................
23-7.
Single Transmitted Frame
..............................................................................................
23-8.
Transmitted Synchronization Header
..................................................................................
23-9.
FCS Hardware Implementation
........................................................................................
23-10. Single Received Frame and Transmitted Acknowledgement Frame
.............................................
23-11. SFD Signal Timing
.......................................................................................................
23-12. Filtering Scenarios (Exceptions Generated During Reception)
....................................................
23-13. Matching Algorithm for Short and Extended Addresses
............................................................
23-14. Interrupts Generated by Source Address Matching
.................................................................
23-15. Data in RXFIFO for Different Settings
.................................................................................
23-16. Acknowledge Frame Format
...........................................................................................
23-17. Acknowledgment Timing
................................................................................................
23-18. Command Strobe Timing
...............................................................................................
23-19. Behavior of FIFO and FIFOP Signals
.................................................................................
23-20. Main FSM
.................................................................................................................
23-21. FFT of the Random Bytes
..............................................................................................
23-22. Histogram of 20 Million Bytes Generated With the RANDOM Instruction
........................................
23-23. Running a CSP Program
................................................................................................
23-24. Example Hardware Structure for the R* Register Access Mode
..................................................
25-1.
Mapping of Radio Memory to MCU XDATA Memory Space
.......................................................
25-2.
FIFO Pointers
.............................................................................................................
25-3.
PN7 Whitening
...........................................................................................................
25-4.
CC2500-Compatible Whitening
........................................................................................
25-5.
CRC Module
..............................................................................................................
25-6.
Air Interface Packet Format for Basic Mode
..........................................................................
25-7.
Air Interface Packet Format for Auto Mode
...........................................................................
25-8.
Bits of 9-Bit Header
......................................................................................................
25-9.
Bits of 10-Bit Header
....................................................................................................
25-10. Structure of Packets in the Rx FIFO
...................................................................................
25-11. Structure of Packets in the Tx FIFO
...................................................................................
25-12. Timing of Packets in Rx Tasks
.........................................................................................
25-13. Timing of Packets in Tx Tasks
.........................................................................................
25-14. Complete Appended Packet
............................................................................................
12
List of Figures
SWRU191C
–
April 2009
–
Revised January 2012
Copyright
©
2009
–
2012, Texas Instruments Incorporated