![Texas Instruments CC2533 User Manual Download Page 93](http://html.mh-extra.com/html/texas-instruments/cc2533/cc2533_user-manual_1094592093.webp)
I/O Registers
PMUX (0xAE)
–
Power-Down Signal Mux
Bit
Name
Reset
R/W
Description
7
CKOEN
0
R/W
Clock Out Enable. When this bit is set, the selected 32-kHz clock is output on one of the P0
pins.
CKOPIN
selects the pin to use. This overrides all other configuration for the selected pin.
The clock is output in all power modes; however, in PM3 the clock stops (see PM3 in
).
6:4
CKOPIN[2:0]
000
R/W
Clock Out Pin. Selects which P0 pin is to be used to output the selected 32-kHz clock.
3
DREGSTA
0
R/W
Digital Regulator Status. When this bit is set, the status of the digital regulator is output on one
of the P1 pins.
DREGSTAPIN
selects the pin. When
DREGSTA
is set, all other configurations for
the selected pin are overridden. The selected pin outputs 1 when the 1.8-V on-chip digital
regulator is powered up (chip has regulated power). The selected pin outputs 0 when the
1.8-V on-chip digital regulator is powered down.
2:0
DREGSTAPIN[2:0]
000
R/W
Digital Regulator Status Pin. Selects which P1 pin is to be used to output
DREGSTA
signal.
Note that registers
OBSSEL0
through
OBSSEL5
do not retain data in states PM2 and PM3.
OBSSEL0 (0x6243)
–
Observation Output Control Register 0
Bit
Name
Reset
R/W
Description
7
EN
0
R/W
Bit controlling the observation output 0 on P1[0].
0
–
Observation output disabled
1
–
Observation output enabled
Note: If enabled, this overwrites the standard GPIO behavior of P1.0.
6:0
SEL[6:0]
000 0000
R/W
Select output signal on observation output 0
111 1011 (123): rfc_obs_sig0
111 1100 (124): rfc_obs_sig1
111 1101 (125): rfc_obs_sig2
Others: Reserved
OBSSEL1 (0x6244)
–
Observation Output Control Register 1
Bit
Name
Reset
R/W
Description
7
EN
0
R/W
Bit controlling observation output 1 on P1[1].
0
–
Observation output disabled
1
–
Observation output enabled
Note: If enabled, this overwrites the standard GPIO behavior of P1.1.
6:0
SEL[6:0]
000 0000
R/W
Select output signal on observation output 1
111 1011 (123): rfc_obs_sig0
111 1100 (124): rfc_obs_sig1
111 1101 (125): rfc_obs_sig2
Others: Reserved
OBSSEL2 (0x6245)
–
Observation Output Control Register 2
Bit
Name
Reset
R/W
Description
7
EN
0
R/W
Bit controlling observation output 2 on P1[2].
0
–
Observation output disabled
1
–
Observation output enabled
Note: If enabled, this overwrites the standard GPIO behavior of P1.2.
6:0
SEL[6:0]
000 0000
R/W
Select output signal on observation output 2
111 1011 (123): rfc_obs_sig0
111 1100 (124): rfc_obs_sig1
111 1101 (125): rfc_obs_sig2
Others: Reserved
OBSSEL3 (0x6246)
–
Observation Output Control Register 3
Bit
Name
Reset
R/W
Description
7
EN
0
R/W
Bit controlling observation output 3 on P1[3].
0
–
Observation output disabled
1
–
Observation output enabled
Note: If enabled, this overwrites the standard GPIO behavior of P1.3.
6:0
SEL[6:0]
000 0000
R/W
Select output signal on observation output 3
111 1011 (123): rfc_obs_sig0
111 1100 (124): rfc_obs_sig1
111 1101 (125): rfc_obs_sig2
Others: Reserved
93
SWRU191C
–
April 2009
–
Revised January 2012
I/O Ports
Copyright
©
2009
–
2012, Texas Instruments Incorporated