![Texas Instruments CC2533 User Manual Download Page 11](http://html.mh-extra.com/html/texas-instruments/cc2533/cc2533_user-manual_1094592011.webp)
List of Figures
1-1.
CC253x Block Diagram
...................................................................................................
1-2.
CC2540 Block Diagram
..................................................................................................
1-3.
CC2541 Block Diagram
...................................................................................................
2-1.
XDATA Memory Space (Showing SFR and DATA Mapping)
.......................................................
2-2.
CODE Memory Space
....................................................................................................
2-3.
CODE Memory Space for Running Code From SRAM
..............................................................
2-4.
Interrupt Overview
.........................................................................................................
3-1.
External Debug Interface Timing
........................................................................................
3-2.
Transmission of One Byte
................................................................................................
3-3.
Typical Command Sequence
—
No Extra Wait for Response
........................................................
3-4.
Typical Command Sequence. Wait for Response
....................................................................
3-5.
Burst Write Command (First 2 Bytes)
...................................................................................
4-1.
Clock System Overview
..................................................................................................
6-1.
Flash Write Using DMA
...................................................................................................
8-1.
DMA Operation
............................................................................................................
8-2.
Variable Length (VLEN) Transfer Options
.............................................................................
9-1.
Free-Running Mode
.....................................................................................................
9-2.
Modulo Mode
.............................................................................................................
9-3.
Up/Down Mode
...........................................................................................................
9-4.
Output Compare Modes, Timer Free-Running Mode
...............................................................
9-5.
Output Compare Modes, Timer Modulo Mode
.......................................................................
9-6.
Output Compare Modes, Timer Up/Down Mode
.....................................................................
9-7.
Block Diagram of Timers in IR-Generation Mode
....................................................................
9-8.
Modulated Waveform Example
........................................................................................
9-9.
IR Learning Board Diagram
............................................................................................
11-1.
Sleep Timer Capture (Example Using Rising Edge on P0_0)
.....................................................
12-1.
ADC Block Diagram
.....................................................................................................
14-1.
Basic Structure of the Random-Number Generator
.................................................................
15-1.
Message Authentication Phase Block B0
............................................................................
15-2.
Authentication Flag Byte
................................................................................................
15-3.
Message Encryption Phase Block
.....................................................................................
15-4.
Encryption Flag Byte
....................................................................................................
19-1.
Analog Comparator
......................................................................................................
20-1.
Block Diagram of the I
2
C Module
......................................................................................
20-2.
I
2
C Bus Connection Diagram
...........................................................................................
20-3.
I
2
C Module Data Transfer
...............................................................................................
20-4.
Bit Transfer on I
2
C Bus
..................................................................................................
20-5.
I
2
C Module 7-Bit Addressing Format
..................................................................................
20-6.
I
2
C Module Addressing Format With Repeated START Condition
................................................
20-7.
Arbitration Procedure Between Two Master Transmitters
..........................................................
20-8.
Synchronization of Two I
2
C Clock Generators During Arbitration
.................................................
21-1.
USB Controller Block Diagram
.........................................................................................
21-2.
IN/OUT FIFOs
............................................................................................................
23-1.
Modulation
................................................................................................................
23-2.
I/Q Phases When Transmitting a Zero-Symbol Chip Sequence, t
C
= 0.5
μ
s
.....................................
23-3.
Schematic View of the IEEE 802.15.4 Frame Format [1]
...........................................................
23-4.
Format of the Frame Control Field (FCF)
.............................................................................
11
SWRU191C
–
April 2009
–
Revised January 2012
List of Figures
Copyright
©
2009
–
2012, Texas Instruments Incorporated