
Advanced-control timer (TIM1)
RM0453
814/1454
RM0453 Rev 2
25.4.25 TIM1 capture/compare register 5 (TIM1_CCR5)
Address offset: 0x58
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
OC6M[3]
Res.
Res.
Res.
Res.
Res.
Res.
Res.
OC5M[3]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OC6
CE
OC6M[2:0]
OC6
PE
OC6FE
Res.
Res.
OC5
CE
OC5M[2:0]
OC5PE OC5FE
Res.
Res.
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:25 Reserved, must be kept at reset value.
Bits 23:17 Reserved, must be kept at reset value.
Bit 15
OC6CE
: Output compare 6 clear enable
Refer to OC1CE description.
Bits 24, 14, 13, 12
OC6M[3:0]
: Output compare 6 mode
Refer to OC1M description.
Bit 11
OC6PE
: Output compare 6 preload enable
Refer to OC1PE description.
Bit 10
OC6FE
: Output compare 6 fast enable
Refer to OC1FE description.
Bits 9:8 Reserved, must be kept at reset value.
Bit 7
OC5CE:
Output compare 5 clear enable
Refer to OC1CE description.
Bits 16, 6, 5, 4
OC5M[3:0]
: Output compare 5 mode
Refer to OC1M description.
Bit 3
OC5PE
: Output compare 5 preload enable
Refer to OC1PE description.
Bit 2
OC5FE
: Output compare 5 fast enable
Refer to OC1FE description.
Bits 1:0 Reserved, must be kept at reset value.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
GC5C3 GC5C2 GC5C1
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR5[15:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw