
Low-power universal asynchronous receiver transmitter (LPUART)
RM0453
1254/1454
RM0453 Rev 2
36.7.10 LPUART receive data register (LPUART_RDR)
Address offset: 0x24
Reset value: 0x0000 0000
36.7.11 LPUART
transmit
data register (LPUART_TDR)
Address offset: 0x28
Reset value: 0x0000 0000
Bit 6
TCCF
: Transmission complete clear flag
Writing 1 to this bit clears the TC flag in the LPUART_ISR register.
Bit 5 Reserved, must be kept at reset value.
Bit 4
IDLECF
: Idle line detected clear flag
Writing 1 to this bit clears the IDLE flag in the LPUART_ISR register.
Bit 3
ORECF
: Overrun error clear flag
Writing 1 to this bit clears the ORE flag in the LPUART_ISR register.
Bit 2
NECF
:
Noise detected clear flag
Writing 1 to this bit clears the NE flag in the LPUART_ISR register.
Bit 1
FECF
: Framing error clear flag
Writing 1 to this bit clears the FE flag in the LPUART_ISR register.
Bit 0
PECF
: Parity error clear flag
Writing 1 to this bit clears the PE flag in the LPUART_ISR register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
RDR[8:0]
r
r
r
r
r
r
r
r
r
Bits 31:9 Reserved, must be kept at reset value.
Bits 8:0
RDR[8:0]
: Receive data value
Contains the received data character.
The RDR register provides the parallel interface between the input shift register and the
internal bus (see
When receiving with the parity enabled, the value read in the MSB bit is the received parity
bit.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
TDR[8:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw