Si4430
Preliminary Rev. 0.4
81
Reset value = xxxxxxxx
When any of the Interrupt/Status Register 2 bits change state from 0 to 1 the control block will notify the
microcontroller by setting the nIRQ pin LOW if it is enabled in the Interrupt Enable 2 register. The nIRQ pin will go
to HIGH and all the
enabled
interrupt bits will be cleared when the microcontroller reads this address. If any of
these bits is not enabled in the Interrupt Enable 2 register then it becomes a status signal that can be read anytime
in the same location and will not be cleared by reading the register.
Register 04h. Interrupt/Status 2
Bit
D7
D6
D5
D4
D3
D2
D1
D0
Name
iswdet
ipreaval
ipreainval
irssi
iwut
ilbd
ichiprdy
ipor
Type
R
R
R
R
R
R
R
R
Bit
Name
Function
7
iswdet
Sync Word Detected.
When a sync word is detected this bit will be set to 1.
6
ipreaval
Valid Preamble Detected.
When a preamble is detected this bit will be set to 1.
5
ipreainval
Invalid Preamble Detected.
When the preamble is not found within a period of time set by the invalid preamble detec-
tion threshold in Register 54h, this bit will be set to 1.
4
irssi
RSSI.
When RSSI level exceeds the programmed threshold this bit will be set to 1.
3
iwut
Wake-Up-Timer.
On the expiration of programmed wake-up timer this bit will be set to 1.
2
ilbd
Low Battery Detect.
When a low battery event is been detected this bit will be set to 1. This interrupt event is
saved even if it is not enabled by the mask register bit and causes an interrupt after it is
enabled.
1
ichiprdy
Chip Ready (XTAL).
When a chip ready event has been detected this bit will be set to 1.
0
ipor
Power-on-Reset (POR).
When the chip detects a Power on Reset above the desired setting this bit will be set to 1.