RCVDL56DPFL/SP, RCV56DPFL/SP, and RCV336DPFL/SP Designer’s Guide
9-6
1119
Table 9-10. Transmitter Handshake Phase and States
Register
(Hex)
7
6
5
4
3
2
1
0
17
(SECTXB)
Transmitter Handshake Phase
Transmitter Handshake Phase State
Bits 7-5: Transmitter Handshake Phase
Bit 7
Bit 6
Bit 5
Dec
Value
Handshake Phase (ITU Specification)
0
0
0
0
Phase 1 (V.8)
0
0
1
1
Phase 2 (V.34)
0
1
0
2
Phase 3 (V.34)
0
1
1
3
Phase 4 (V.34)
1
0
0
4
Phase 4 Rate Renegotiation (V.34)
Bits 4-0: Transmitter Handshake Phase State.
Phase 1
Transmitter Handshake Phase 1 States
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
State
Number
Originate Mode Transmitter State
Answer Mode Transmitter State
0
0
0
0
0
00
Pausing 400 ms (Transmitting silence)
Sending ANSam
0
0
0
0
1
01
Sending CI
Sending JM
0
0
0
1
0
02
Sending Silence (500 ms or 1000 ms)
Sending Silence (75 ms)
0
0
0
1
1
03
Sending CM
0
0
1
0
0
04
Sending CJ
0
0
1
0
1
05
Sending Silence (75 ms)
Phase 2
See Figure 9-2.
Phase 3
See Figure.
Phase 4
See Figure 9-4.
Summary of Contents for RC336DPFL
Page 193: ...INSIDE BACK COVER NOTES ...