RCVDL56DPFL/SP, RCV56DPFL/SP, and RCV336DPFL/SP Designer’s Guide
1119
4-11
Function 2:
V.32 bis and V.33 Rate Sequence
Acc Method: Table 4-1
Addr. 208h-2C9h
V.32 bis Rate Sequence Bits. ITU-T defines the V.32 bis rate sequence bits as follows:
BIT
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
DATA
0
0
0
0
1
X
X
1
1
X
X
1
X
0
0
1
B0 = MSB; B15 = LSB
Bit
Description
B0-B3, B7, B11, B15
For synchronizing on rate signal
B4
A 1 (Note 1)
B8
A 1 (Note 1)
B5
A 1 denotes the ability to receive at 4800 bps
B6
A 1 denotes the ability to receive at 9600 bps
B9
A 1 denotes the ability to receive at 7200 bps
B10
A 1 denotes the ability to receive at 12000 bps
B12
A 1 denotes the ability to receive at 14400 bps
B13, B14
0,0 (Note 2)
Notes
1.
When B4 or B8 is set to zero in a transmitted or received rate signal, then interworking can proceed only in accordance with
Recommendation V.32.
2.
B13 and B14 shall be set to zero when transmitting and ignored during the reception of a rate signal; they are reserved for future
definition by the ITU-T and must not be used by the manufacturers.
3.
B4-B6, B9-B10, B12 set to zero calls for a GSTN Cleardown.
V.32 Rate Sequence Bits. ITU-T defines the V.32 rate sequence bits as follows:
BIT
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
DATA
0
0
0
0
1
X
X
1
1
X
X
1
X
0
0
1
B0 = MSB; B15 = LSB
Bit
Description
B0-B3, B7, B11, B15
For synchronizing on the rate sequence
B4
A 1 denotes the ability to receive at 2400 bps
B5
A 1 denotes the ability to receive at 4800 bps
B6
A 1 denotes the ability to receive at 9600 bps
B4-B6
0 0 0 calls for a GSTN clear down
B8
A 1 denotes the ability of trellis encoding and decoding at the highest data rate indicated in B3-B6.
B9-B14
0 0 1 0 0 0 denotes absence of special operational modes.
Note
When using the MDP in a 7200 bps or 12000 bps proprietary configuration, B9 = 1 denotes the ability to receive at 7200 bps and B10
= 1 denotes the ability to receive at 12000 bps.
Summary of Contents for RC336DPFL
Page 193: ...INSIDE BACK COVER NOTES ...