R01UH0823EJ0100 Rev.1.00
Page 871 of 1823
Jul 31, 2019
RX23W Group
32. USB 2.0 Host/Function Module (USBc)
32.2.9
BRDY Interrupt Enable Register (BRDYENB)
The BRDYENB register enables or disables the INTSTS0.BRDY flag to be set to 1 when the BRDY interrupt is detected
for each pipe.
On detecting the BRDY interrupt for the pipe corresponding to the bit in the BRDYENB register to which 1 has been set
by software, the USB sets 1 to the corresponding BRDYSTS.PIPEnBRDY flag (n = 0 to 9) and the INTSTS0.BRDY
flag. If INTENB0.BRDYE = 1 at this time, the USB generates the BRDY interrupt request.
While at least one PIPEnBRDY flag indicates 1, the USB generates the BRDY interrupt request when the corresponding
interrupt enable bit in the BRDYENB register is modified from 0 to 1 by software.
Address(es): 000A 0036h
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
—
PIPE9B
RDYE
PIPE8B
RDYE
PIPE7B
RDYE
PIPE6B
RDYE
PIPE5B
RDYE
PIPE4B
RDYE
PIPE3B
RDYE
PIPE2B
RDYE
PIPE1B
RDYE
PIPE0B
RDYE
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
BRDY Interrupt Enable for PIPE0
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b1
BRDY Interrupt Enable for PIPE1
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b2
BRDY Interrupt Enable for PIPE2
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b3
BRDY Interrupt Enable for PIPE3
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b4
BRDY Interrupt Enable for PIPE4
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b5
BRDY Interrupt Enable for PIPE5
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b6
BRDY Interrupt Enable for PIPE6
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b7
BRDY Interrupt Enable for PIPE7
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b8
BRDY Interrupt Enable for PIPE8
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b9
BRDY Interrupt Enable for PIPE9
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b15 to b10 —
Reserved
These bits are read as 0. The write value should be 0.
R/W