UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
318 of 523
NXP Semiconductors
UM10462
Chapter 14: LPC11U3x/2x/1x I2C-bus controller
Fig 51. Format and states in the Slave Receiver mode
A
A
P OR S
A
W
SLA
S
P OR S
A
A
68H
60H
80H
88H
reception of the
General Call address
and one or more Data
bytes
arbitration lost as
Master and addressed
as Slave
last data byte
received is Not
acknowledged
arbitration lost as
Master and addressed
as Slave by General
Call
reception of the own
Slave address and one
or more Data bytes all
are acknowledged
from Master to Slave
from Slave to Master
any number of data bytes and their associated Acknowledge bits
n
this number (contained in I2STA) corresponds to a defined state of the I
2
C
bus
DATA
A
DATA
80H
A0H
last data byte is Not
acknowledged
A
P OR S
A
70h
90h
DATA
A
DATA
90h
A0H
GENERAL CALL
A
98h
P OR S
A
78h
DATA