UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
232 of 523
NXP Semiconductors
UM10462
Chapter 11: LPC11U3x/2x/1x USB2.0 device controller
11.6.10 USB interrupt enable register (INTEN)
7
EP3IN
Interrupt status register bit for the EP3 IN direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AI is set, this bit will also be set when a NAK is transmitted
for the EP3 IN direction.
Software can clear this bit by writing a one to it.
0
R/WC
8
EP4OUT
Interrupt status register bit for the EP4 OUT direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AO is set, this bit will also be set when a NAK is transmitted
for the EP4 OUT direction.
Software can clear this bit by writing a one to it.
0
R/WC
9
EP4IN
Interrupt status register bit for the EP4 IN direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AI is set, this bit will also be set when a NAK is transmitted
for the EP4 IN direction.
Software can clear this bit by writing a one to it.
0
R/WC
29:10
-
Reserved
0
RO
30
FRAME_INT
Frame interrupt.
This bit is set to one every millisecond when the VbusDebounced bit and the
DCON bit are set. This bit can be used by software when handling
isochronous endpoints.
Software can clear this bit by writing a one to it.
0
R/WC
31
DEV_INT
Device status interrupt. This bit is set by HW when one of the bits in the
Device Status Change register are set. Software can clear this bit by writing a
one to it.
0
R/WC
Table 222. USB interrupt status register (INTSTAT, address 0x4008 0020) bit description
Bit
Symbol
Description
Reset
value
Access
Table 223. USB interrupt enable register (INTEN, address 0x4008 0024) bit description
Bit
Symbol
Description
Reset
value
Access
9:0
EP_INT_EN
If this bit is set and the corresponding USB
interrupt status bit is set, a HW interrupt is
generated on the interrupt line indicated by the
corresponding USB interrupt routing bit.
0
R/W
29:10
-
Reserved
0
RO
30
FRAME_INT_EN If this bit is set and the corresponding USB
interrupt status bit is set, a HW interrupt is
generated on the interrupt line indicated by the
corresponding USB interrupt routing bit.
0
R/W
31
DEV_INT_EN
If this bit is set and the corresponding USB
interrupt status bit is set, a HW interrupt is
generated on the interrupt line indicated by the
corresponding USB interrupt routing bit.
0
R/W