CHAPTER 17 FLASH MEMORY (
µµµµ
PD70F3089Y)
User’s Manual U15109EJ3V0UD
496
Remarks 1.
Handle the pins not described above in accordance with the recommended connection of unused
pins (refer to
2.4 Pin I/O Circuit Types, I/O Buffer Power Supply and Connection of Unused
Pins
). When connecting via a resistor, use of a resistor of 1 k
Ω
to 10 k
Ω
is recommended.
2.
This adapter is for a 144-pin plastic LQFP package.
3.
This diagram shows the wiring when using CSI supporting handshake.
Table 17-1. Table for Wiring of Adapter for
µµµµ
PD70F3089Y Flash Programming (FA-144GJ-UEN)
Flash Programmer (PG-FP3)
When Using CSI0 + HS
When Using CSI0
When Using UART0
Pin Name
Pin No.
Pin Name
Pin No.
Pin Name
Pin No.
SI/RxD
Input
Receive signal
P11/SO0
43
P11/SO0
43
P14/SO4/TXD0
47
SO/TxD
Output
Transmit signal
P10/SI0/SDA0
42
P10/SI0/SDA0
42
P13/SI4/RXD0
46
SCK
Output
Transfer clock
P12/SCK0/SCL0
44
P12/SCK0/SCL0
44
Unnecessary
Unnecessary
CLK
Note
–
Unused
Unnecessary
Unnecessary
Unnecessary
Unnecessary
Unnecessary
Unnecessary
/RESET
Output
Reset signal
RESET
40
RESET
40
RESET
40
VPP
Output
Writing voltage
MODE/V
PP
41
MODE/V
PP
41
MODE/V
PP
41
HS
Input
Handshake signal of
CSI0 + HS
communication
P15/SCK4/ASCK0
48
Unnecessary
Unnecessary
Unnecessary
Unnecessary
V
DD0
39
V
DD0
39
V
DD0
39
V
DD1
128
V
DD1
128
V
DD1
128
PORTV
DD0
22
PORTV
DD0
22
PORTV
DD0
22
PORTV
DD1
60
PORTV
DD1
60
PORTV
DD1
60
VDD
–
VDD voltage
generation/power
supply monitoring
PORTV
DD2
102
PORTV
DD2
102
PORTV
DD2
102
GND0
37
GND0
37
GND0
37
GND1
131
GND1
131
GND1
131
GND2
72
GND2
72
GND2
72
PORTGND0
5
PORTGND0
5
PORTGND0
5
PORTGND1
92
PORTGND1
92
PORTGND1
92
GND
–
Ground
P00/NMI
75
P00/NMI
75
P00/NMI
75
Note
The
µ
PD70F3089Y cannot be supplied with the clock from the CLK pin of the flash programmer (PG-
FP3).
Supply the clock by creating an oscillator on the flash writing adapter (FA-144GJ-UEN).
For an example of the oscillator, refer to
Figure 17-1 Example of Wiring of Adapter for Flash
Programming (FA-144GJ-UEN)
.