![NEC V850/SC1 User Manual Download Page 220](http://html.mh-extra.com/html/nec/v850-sc1/v850-sc1_user-manual_248178220.webp)
CHAPTER 7 INTERRUPT/EXCEPTION PROCESSING FUNCTION
User’s Manual U15109EJ3V0UD
218
Table 7-1. Interrupt Source List (1/3)
Type
Classifi-
cation
Default
Priority
Name
Trigger
Interrupt
Source
Exception
Code
Handler
Address
Restored
PC
Interrupt
Control
Register
Reset
Interrupt
−
RESET
Reset input
−
0000H
00000000H Undefined
−
Interrupt
−
NMI
NMI pin input
−
0010H
00000010H
nextPC
−
Non-
maskable
Interrupt
−
INTWDT
WDTOVF non-maskable WDT
0020H
00000020H
nextPC
−
Exception
−
TRAP0n
Note 1
TRAP instruction
−
004nH
Note 1
00000040H
nextPC
−
Software
exception
Exception
−
TRAP1n
Note 1
TRAP instruction
−
005nH
Note 1
00000050H
nextPC
−
Exception
trap
Exception
−
ILGOP
Illegal op code
−
0060H
00000060H
nextPC
−
0
INTWDTM
WDTOVF maskable
WDT
0080H
00000080H
nextPC
WDTIC
1
INTP0
INTP0 pin
Pin
0090H
00000090H
nextPC
PIC0
2
INTP1
INTP1 pin
Pin
00A0H
000000A0H nextPC
PIC1
3
INTP2
INTP2 pin
Pin
00B0H
000000B0H nextPC
PIC2
4
INTP3
INTP3 pin
Pin
00C0H
000000C0H nextPC
PIC3
5
INTP4
INTP4 pin
Pin
00D0H
000000D0H nextPC
PIC4
6
INTP5
INTP5 pin
Pin
00E0H
000000E0H nextPC
PIC5
7
INTP6
INTP6 pin
Pin
00F0H
000000F0H
nextPC
PIC6
8
INTCSI5
CSI5 transmit end
SIO5
0100H
00000100H
nextPC
CSIC5
9
INTAD
A/D conversion end
A/D
0110H
00000110H
nextPC
ADIC
10
INTDMA0
DMA0 transfer end
DMA0
0120H
00000120H
nextPC
DMAIC0
11
INTDMA1
DMA1 transfer end
DMA1
0130H
00000130H
nextPC
DMAIC1
12
INTDMA2
DMA2 transfer end
DMA2
0140H
00000140H
nextPC
DMAIC2
13
INTTM00
TM0 and CR00 match/
TI01 pin valid edge
TM0
0150H
00000150H
nextPC
TMIC00
14
INTTM01
TM0 and CR01 match/
TI00 pin valid edge
TM0
0160H
00000160H
nextPC
TMIC01
15
INTTM10
TM1 and CR10 match/
TI11 pin valid edge
TM1
0170H
00000170H
nextPC
TMIC10
16
INTTM11
TM1 and CR11 match/
TI10 pin valid edge
TM1
0180H
00000180H
nextPC
TMIC11
17
INTTM70
TM7 and CR70 match/
TI71 pin valid edge
TM7
0190H
00000190H
nextPC
TMIC70
18
INTTM71
TM7 and CR71 match/
TI70 pin valid edge
TM7
01A0H
000001A0H nextPC
TMIC71
19
INTCSI6
CSI6 transmission/
reception completion
CSI6
01B0H
000001B0H nextPC
CSIC6
20
INTTM5/
INTP8
Note 2
TM5 compare match/
OVF/INTP8 pin
TM5/pin
01C0H
000001C0H nextPC
TMIC5
21
INTWTN
Watch timer OVF
WTN
01D0H
000001D0H nextPC
WTNIC
22
INTWTNI
Watch timer prescaler
WTN
01E0H
000001E0H nextPC
WTNIIC
Maskable
Interrupt
23
INTIIC0/
INTCSI0
I
2
C0 interrupt/
CSI0 transmit end
I
2
C0/
SIO0
01F0H
000001F0H
nextPC
CSIC0
Notes 1.
n: 0 to FH
2.
When using INTP8 or INTP9, stop TM5 and TM6 (TCEm0 bit of TMCm0 register = 0) and do not use
them (m = 5, 6). When using TM5 or TM6, do not specify the valid edge for INTP8 and INTP9 (EGP1n
bit of EGP1 register and EGN1n bit of EGN1 register = 0) and do not use them as external interrupts
(they can be used as ports) (n = 6, 7).