APPENDIX B REGISTER INDEX
User’s Manual U13850EJ6V0UD
646
(3/7)
Symbol
Name
Unit
Page
DIOA3
DMA peripheral I/O address register 3
DMAC
453
DIOA4
DMA peripheral I/O address register 4
DMAC
453
DIOA5
DMA peripheral I/O address register 5
DMAC
453
DLR
IEBus telegraph length register
IEBus
569
DMAIC0
Interrupt control register
INTC
162 to 164
DMAIC1
Interrupt control register
INTC
162 to 164
DMAIC2
Interrupt control register
INTC
162 to 164
DMAIC3
Interrupt control register
INTC
162 to 164
DMAIC4
Interrupt control register
INTC
162 to 164
DMAIC5
Interrupt control register
INTC
162 to 164
DMAS
DMA start factor expansion register
DMAC
459
DR
IEBus data register
IEBus
571
DRA0
DMA internal RAM address register 0
DMAC
454
DRA1
DMA internal RAM address register 1
DMAC
454
DRA2
DMA internal RAM address register 2
DMAC
454
DRA3
DMA internal RAM address register 3
DMAC
454
DRA4
DMA internal RAM address register 4
DMAC
454
DRA5
DMA internal RAM address register 5
DMAC
454
DWC
Data wait control register
BCU
132
ECR
Interrupt source register
CPU
99
EGN0
Falling edge specification register 0
INTC
154, 477
EGP0
Rising edge specification register 0
INTC
154, 477
EIPC
Status saving register during interrupt
CPU
99
EIPSW
Status saving register during interrupt
CPU
99
FEPC
Status saving registers for NMI
CPU
99
FEPSW
Status saving registers for NMI
CPU
99
IEBIC1
Interrupt control register
IEBus
162 to 164
IEBIC2
Interrupt control register
IEBus
162 to 164
IECLK
IEBus clock selection register
IEBus
582
IEHCLK
IEBus high-speed clock selection register
IEBus
583
IIC0
IIC shift register 0
I
2
C
278, 291, 352
IIC1
IIC shift register 1
I
2
C
278, 291, 352
IICC0
IIC control register 0
I
2
C
280, 339
IICC1
IIC control register 1
I
2
C
280, 339
IICCE0
IIC clock expansion register 0
I
2
C
289, 350
IICCE1
IIC clock expansion register 1
I
2
C
289, 350
IICCL0
IIC clock selection register 0
I
2
C
288, 349
IICCL1
IIC clock selection register 1
I
2
C
288, 349