6
User’s Manual U13850EJ6V0UD
Major Revisions in This Edition (1/3)
Page
Description
Throughout
•
Addition of the following products.
µ
PD703030B, 703030BY, 703031B, 703031BY, 703032B, 703032BY, 703033B, 703033BY, 703034B,
703034BY, 703035B, 703035BY, 703036H, 703036HY, 703037H, 703037HY, 70F3030B, 70F3030BY,
70F3032B, 70F3032BY, 70F3033B, 70F3033BY, 70F3035B, 70F3035BY, 70F3036H, 70F3036HY,
70F3037H, 70F3037HY
•
Deletion of the following products.
µ
PD703030A, 703030AY, 703036A, 703036AY
p. 63
Addition of description on minimum instruction execution time in
1.5.1
p. 63
Addition of description on instruction set in
1.5.1
p. 73
Addition of description in
Table 2-1 Pin I/O Buffer Power Supplies
p. 80
Modification of description and addition of
Notes
in
Table 2-3 Operating States of Pins in Each
Operating Mode
p. 87
Addition of description in
2.3 (9) (b) (i) LBEN
p. 92
Modification of P23 I/O circuit type and description on P33 in
2.4 Pin I/O Circuit Types, I/O Buffer Power
Supplies and Connection of Unused Pins
p. 96
Addition of description on minimum instruction execution time in
3.1
p. 100
Modification of description and addition of
Note
in
3.2.2
(2) Program status word (PSW)
p. 110
Addition of
3.4.5 (2) (a) V850/SB1 (
µµµµ
PD703031B, 703031BY), V850/SB2 (
µµµµ
PD703034B, 703034BY
)
pp. 119, 124, 125
Modification of
Note
and addition of registers in
3.4.8 Peripheral I/O registers
p. 126
Addition of description in
3.4.9 Specific registers
p. 126
Modification of
[Description example]
in
3.4.9 Specific registers
p. 126
Modification of
Caution 2
in
3.4.9 Specific registers
p. 127
Addition of
Remarks
in
3.4.9 (2) (b) Reset conditions (PRERR = 1)
p. 129
Addition of
Note
and
Caution
in
4.2.2 (1) System control register (SYC)
p. 158
Addition of
Remark
in
5.3.3 Priorities of maskable interrupts
p. 162
Addition of
Caution 2
in
5.3.4 Interrupt control register (xxICn)
p. 165
Addition of
Caution
in
5.3.5 In-service priority register (ISPR)
p. 165
Addition of
Remark
in
5.3.6 ID flag
p. 176
Addition of
Remark
in
5.6.2 (2) To generate exception in service program
p. 178
Addition of
5.8.1 Interrupt request valid timing after EI instruction
p. 179
Addition of
5.9 Interrupt Control Register Bit Manipulation Instructions During DMA Transfer
p. 184
Addition of description in
Cautions
in
6.3.1 (1) Processor clock control register (PCC)
p. 185
Modification of description in
6.3.1 (1) (b) Example of subclock operation
→
main clock operation
setup
p. 186
Modification of description in
6.3.1 (2) Power save control register (PSC)
pp. 190, 191
Addition and deletion of description in
Table 6-1 Operating Statuses in HALT Mode
p. 192
Modification of description in
Table 6-2 Operating Statuses in IDLE Mode
p. 194
Addition of description in
6.4.4 (1) Settings and operating states
p. 194
Modification of description in
Table 6-3 Operating Statuses in Software STOP Mode