APPENDIX E REVISION HISTORY
User’s Manual U13850EJ6V0UD
665
(2/5)
Edition
Major Revisions from Previous Edition
Applied to:
•
Addition of the following products.
µ
PD703030B, 703030BY, 703031B, 703031BY, 703032B, 703032BY, 703033B,
703033BY, 703034B, 703034BY, 703035B, 703035BY, 703036H, 703036HY,
703037H, 703037HY, 70F3030B, 70F3030BY, 70F3032B, 70F3032BY, 70F3033B,
70F3033BY, 70F3035B, 70F3035BY, 70F3036H, 70F3036HY, 70F3037H, 70F3037HY
•
Deletion of the following products.
µ
PD703030A, 703030AY, 703036A, 703036AY
Throughout
Addition of description on minimum instruction execution time in
1.5.1
Addition of description on instruction set in
1.5.1
CHAPTER 1
INTRODUCTION
Addition of description in
Table 2-1 Pin I/O Buffer Power Supplies
Modification of description and addition of
Notes
in
Table 2-3 Operating States of Pins
in Each Operating Mode
Addition of description in
2.3 (9) (b) (i) LBEN
Modification of P23 I/O circuit type and description on P33 in
2.4 Pin I/O Circuit Types,
I/O Buffer Power Supplies and Connection of Unused Pins
CHAPTER 2 PIN
FUNCTIONS
Addition of description on minimum instruction execution time in
3.1
Modification of description and addition of
Note
in
3.2.2
(2) Program status word (PSW)
Addition of
3.4.5 (2) (a) V850/SB1 (uPD703031B, 703031BY), V850/SB2 (
µµµµ
PD703034B,
703034BY
)
Modification of
Note
and addition of registers in
3.4.8 Peripheral I/O registers
Addition of description in
3.4.9 Specific registers
Modification of
[Description example]
in
3.4.9 Specific registers
Modification of
Caution 2
in
3.4.9 Specific registers
Addition of
Remarks
in
3.4.9 (2) (b) Reset conditions (PRERR = 1)
CHAPTER 3 CPU
FUNCTIONS
Addition of
Note
and
Caution
in
4.2.2 (1) System control register (SYC)
CHAPTER 4 BUS
CONTROL FUNCTION
Addition of
Remark
in
5.3.3 Priorities of maskable interrupts
Addition of
Caution 2
in
5.3.4 Interrupt control register (xxICn)
Addition of
Caution
in
5.3.5 In-service priority register (ISPR)
Addition of
Remark
in
5.3.6 ID flag
Addition of
Remark
in
5.6.2 (2) To generate exception in service program
Addition of
5.8.1 Interrupt request valid timing after EI instruction
Addition of
5.9 Interrupt Control Register Bit Manipulation Instructions During DMA
Transfer
CHAPTER 5
INTERRUPT/
EXCEPTION
PROCESSING
FUNCTION
Addition of description in
Cautions
in
6.3.1 (1) Processor clock control register (PCC)
Modification of description in
6.3.1 (1) (b) Example of subclock operation
→
main
clock operation setup
Modification of description in
6.3.1 (2) Power save control register (PSC)
Addition and deletion of description in
Table 6-1 Operating Statuses in HALT Mode
Modification of description in
Table 6-2 Operating Statuses in IDLE Mode
6th
Addition of description in
6.4.4 (1) Settings and operating states
CHAPTER 6 CLOCK
GENERATION
FUNCTION