397
CHAPTER 18 SERIAL INTERFACE CHANNEL 0 (
µ
PD78078Y Subseries)
(c) Interrupt timing specification register (SINT)
SINT is set by the 1-bit or 8-bit memory manipulation instruction.
RESET input sets SINT to 00H.
R/W
WAT1
WAT0
Interrupt control by wait
Note 2
0
0
Interrupt service request is generated on rise of 8th SCK0 clock cycle (clock output is high
impedance).
0
1
Setting prohibited
1
0
Used in I
2
C bus mode (8-clock wait)
Generates an interrupt service request on rise of 8th SCL clock cycle. (In case of master device,
SCL pin is driven low after output of 8 clock cycles, to enter the wait state. In case of slave device,
SCL pin is driven low after input of 8 clock cycles, to require the wait state.)
1
1
Used in I
2
C bus mode (9-clock wait)
Generates an interrupt service request on rise of 9th SCL clock cycle. (In case of master device,
SCL pin is driven low after output of 9 clock cycles, to enter the wait state. In case of slave device,
SCL pin is driven low after input of 9 clock cycles, to require the wait state.)
R/W
WREL
Wait release control
0
Indicates that the wait state has been released.
1
Releases the wait state. Automatically cleared to 0 after releasing the wait state. This bit is used to release
the wait state set by means of WAT0 and WAT1.
R/W
CLC
Clock level control
0
Used in I
2
C bus mode. In cases other than serial transfer, SCL pin output is driven low.
1
Used in I
2
C bus mode. In cases other than serial transfer, SCL pin output is set to high impedance. (Clock
line is held high.) Used by master device to generate the start condition and stop condition signals.
R/W
SVAM
SVA bits used as slave address
0
Bits 0 to 7
1
Bits 1 to 7
R/W
SIC
INTCSI0 interrupt source selection
Note 3
0
CSIIF0 is set to 1 after end of serial interface channel 0 transfer.
1
CSIIF0 is set to 1 after end of serial interface channel 0 transfer or when stop condition is detected.
R
CLD
SCL pin level
Note 4
0
Low level
1
High level
Notes 1. Bit 6 (CLD) is read-only.
2. When the I
2
C bus mode is used, set 1 and 0, or 1 and 1 in WAT0 and WAT1, respectively.
3. When using the wake-up function in I
2
C mode, set SIC to 1.
4. When CSIE0 = 0, CLD is 0.
Remark SVA
: Slave address register
CSIIF0 : Interrupt request flag corresponding to INTCSI0
CSIE0 : Bit 7 of serial operating mode register 0 (CSIM0)
<6>
<5>
<4>
<3>
<2>
1
0
7
Symbol
SINT
0
CLD
SIC
FF63H 00H R/W
Note 1
Address After Reset R/W
SVAM CLC WREL WAT1 WAT0
Summary of Contents for PD78076
Page 2: ...2 MEMO ...
Page 12: ...12 MEMO ...
Page 48: ...48 MEMO ...
Page 64: ...64 MEMO ...
Page 82: ...82 MEMO ...
Page 100: ...100 MEMO ...
Page 130: ...130 MEMO ...
Page 180: ...180 MEMO ...
Page 222: ...222 MEMO ...
Page 248: ...248 MEMO ...
Page 288: ...288 MEMO ...
Page 308: ...308 MEMO ...
Page 364: ...364 MEMO ...
Page 494: ...494 MEMO ...
Page 526: ...526 MEMO ...
Page 544: ...544 MEMO ...
Page 558: ...558 MEMO ...
Page 580: ...580 MEMO ...
Page 596: ...596 MEMO ...
Page 598: ...598 MEMO ...
Page 626: ...626 MEMO ...