483
CHAPTER 20 SERIAL INTERFACE CHANNEL 2
(3) UART mode cautions
(a) When transmit operation is stopped by clearing (0) bit 7 (TXE) of the asynchronous serial interface mode
register (ASIM) during transmission, be sure to set the transmit shift register (TXS) to FFH, then set
the TXE to 1, before executing the next transmission.
(b) When receive operation is stopped by clearing (0) bit 6 (RXE) of the asynchronous serial interface mode
register (ASIM) during reception, the state of the receive buffer register (RXB) and whether a receive
completion interrupt request (INTSR) is generated or not differ depending on the receive stop timing.
Figure 20-11 shows the timing.
Figure 20-11. State of Receive Buffer Register (RXB) When Receive Operation is Stopped and
Whether Interrupt Request (INTSR) is Generated or Not
When RXE is set to 0 at a time indicated by <1> , RXB holds the previous data and does not generate INTSR.
When RXE is set to 0 at a time indicated by <2> , RXB renews the data and does not generate INTSR.
When RXE is set to 0 at a time indicated by <3> , RXB renews the data and generates INTSR.
Parity
RxD Pin
RXB
INTSR
< 3 >
< 1 >
< 2 >
Summary of Contents for PD78076
Page 2: ...2 MEMO ...
Page 12: ...12 MEMO ...
Page 48: ...48 MEMO ...
Page 64: ...64 MEMO ...
Page 82: ...82 MEMO ...
Page 100: ...100 MEMO ...
Page 130: ...130 MEMO ...
Page 180: ...180 MEMO ...
Page 222: ...222 MEMO ...
Page 248: ...248 MEMO ...
Page 288: ...288 MEMO ...
Page 308: ...308 MEMO ...
Page 364: ...364 MEMO ...
Page 494: ...494 MEMO ...
Page 526: ...526 MEMO ...
Page 544: ...544 MEMO ...
Page 558: ...558 MEMO ...
Page 580: ...580 MEMO ...
Page 596: ...596 MEMO ...
Page 598: ...598 MEMO ...
Page 626: ...626 MEMO ...