561
CHAPTER 26 ROM CORRECTION
7
0
6
0
5
0
4
0
COREN1 CORST1 COREN0 CORST0
Symbol
CORCN
Address
FF8AH
After reset
COREN0
0
1
CORST0
0
1
COREN1
0
1
CORST1
0
1
R/W
R/W
Note
00H
Correction address register 0 and fetch address match detection
Not detected
Detected
Correction address register 0 and fetch address match
detection control
Disabled
Enabled
Correction address register 1 and fetch address match detection
Not detected
Detected
Correction address register 1 and fetch address match
detection control
Disabled
Enabled
R
R/W
R
R/W
<3>
<2>
<1>
<0>
26.3 ROM Correction Control Registers
The ROM correction is controlled with the correction control register (CORCN).
(1) Correction control register (CORCN)
This register controls whether or not the correction branch request signal is generated when the fetch
address matches the correction address set in correction address registers 0 and 1. The correction control
register consists of correction enable flags (COREN0, COREN1) and correction status flags (CORST0,
CORST1). The correction enable flags enable or disable the comparator match detection signal, and
correction status flags show the values are matched. CORCN is set with a 1-bit or 8-bit memory manipulation
instruction.
RESET input sets CORCN to 00H.
Figure 26-3. Correction Control Register Format
Note
Bits 0 and 2 are read-only bits.
Summary of Contents for PD78076
Page 2: ...2 MEMO ...
Page 12: ...12 MEMO ...
Page 48: ...48 MEMO ...
Page 64: ...64 MEMO ...
Page 82: ...82 MEMO ...
Page 100: ...100 MEMO ...
Page 130: ...130 MEMO ...
Page 180: ...180 MEMO ...
Page 222: ...222 MEMO ...
Page 248: ...248 MEMO ...
Page 288: ...288 MEMO ...
Page 308: ...308 MEMO ...
Page 364: ...364 MEMO ...
Page 494: ...494 MEMO ...
Page 526: ...526 MEMO ...
Page 544: ...544 MEMO ...
Page 558: ...558 MEMO ...
Page 580: ...580 MEMO ...
Page 596: ...596 MEMO ...
Page 598: ...598 MEMO ...
Page 626: ...626 MEMO ...