168
CHAPTER 7 CLOCK GENERATOR
MCC
FRC
CLS
CSS
PCC2 PCC1 PCC0
PCC
CLS
0
1
Main system clock
Subsystem clock
FFFBH
04H
<7>
<6>
<5>
<4>
Symbol
Address
After
Reset
R/W
R/W
Note 1
0
3
2
0
1
CSS
0
0
f
XX
/2
PCC2
CPU CIock (f
CPU
) Selection
PCC1 PCC0
CPU Clock Status
0
0
0
1
0
0
1
1
0
1
1
0
0
0
0
0
0
0
0
1
1
0
0
1
1
0
1
0
f
XX
/2
2
f
XX
/2
3
f
XX
/2
4
f
XX
Setting prohibited
Other than above
FRC
0
1
Internal feedback resistor used
Internal feedback resistor not used
Subsystem Clock Feedback Resistor Selection
MCC
0
1
Oscillation possible
Oscillation stopped
Main System Clock Oscillation Control
Note 2
R/W
R/W
R/W
R
f
X
f
X
/2
f
X
/2
2
f
XT
/2
f
X
/2
3
f
X
/2
4
f
X
/2
2
f
X
/2
f
X
/2
3
f
X
/2
4
f
X
/2
5
MCS = 1
MCS = 0
0
1
Figure 7-3. Processor Clock Control Register Format
Notes 1. Bit 5 is a read-only bit.
2. When the CPU is operating on the subsystem clock, MCC should be used to stop the main
system clock oscillation. A STOP instruction should not be used.
Caution Bit 3 must be set to 0.
Remarks 1. f
XX
: Main system clock frequency (f
X
or f
X
/2)
2. f
X
: Main system clock oscillation frequency
3. f
XT
: Subsystem clock oscillation frequency
4. MCS : Bit 0 of oscillation mode selection register (OSMS)
Summary of Contents for PD78076
Page 2: ...2 MEMO ...
Page 12: ...12 MEMO ...
Page 48: ...48 MEMO ...
Page 64: ...64 MEMO ...
Page 82: ...82 MEMO ...
Page 100: ...100 MEMO ...
Page 130: ...130 MEMO ...
Page 180: ...180 MEMO ...
Page 222: ...222 MEMO ...
Page 248: ...248 MEMO ...
Page 288: ...288 MEMO ...
Page 308: ...308 MEMO ...
Page 364: ...364 MEMO ...
Page 494: ...494 MEMO ...
Page 526: ...526 MEMO ...
Page 544: ...544 MEMO ...
Page 558: ...558 MEMO ...
Page 580: ...580 MEMO ...
Page 596: ...596 MEMO ...
Page 598: ...598 MEMO ...
Page 626: ...626 MEMO ...