357
CHAPTER 17 SERIAL INTERFACE CHANNEL 0 (
µ
PD78078 SUBSERIES)
(d) For pins which are to be used for data input/output, be sure to carry out the following settings before
serial transfer of the 1st byte after RESET input.
<1> Set 1 to the output latch of P25 and P26
<2> Set 1 to bit 0 (RELT) of the serial bus interface control register (SBIC).
<3> Set 0 to the output latch of P25 and P26, to which 1 has been set.
(e) If the SB0 (SB1) line changes from low level to high level or from high level to low level while the SCK0
line is at high level, it is recognized as either a bus release signal or a command signal. Therefore,
if the changing timing of bus fluctuates because of the wiring capacitance, etc., this may be wrongly
interpreted as a bus release signal (or a command signal) even while data is being transmitted. Care
should be taken in the wiring.
17.4.4 2-wire serial I/O mode operation
The 2-wire serial I/O mode can cope with any communication format by program.
Communication is basically carried out with two lines of serial clock (SCK0) and serial data input/output (SB0
or SB1).
Figure 17-31. Serial Bus Configuration Example Using 2-Wire Serial I/O Mode
Master
SCK0
Slave
SB0 (SB1)
SCK0
SB0 (SB1)
V
DD
V
DD
Summary of Contents for PD78076
Page 2: ...2 MEMO ...
Page 12: ...12 MEMO ...
Page 48: ...48 MEMO ...
Page 64: ...64 MEMO ...
Page 82: ...82 MEMO ...
Page 100: ...100 MEMO ...
Page 130: ...130 MEMO ...
Page 180: ...180 MEMO ...
Page 222: ...222 MEMO ...
Page 248: ...248 MEMO ...
Page 288: ...288 MEMO ...
Page 308: ...308 MEMO ...
Page 364: ...364 MEMO ...
Page 494: ...494 MEMO ...
Page 526: ...526 MEMO ...
Page 544: ...544 MEMO ...
Page 558: ...558 MEMO ...
Page 580: ...580 MEMO ...
Page 596: ...596 MEMO ...
Page 598: ...598 MEMO ...
Page 626: ...626 MEMO ...