User’s Manual U13850EJ4V0UM
22
LIST OF FIGURES (6/9)
Figure No.
Title
Page
11-6
Relationship Between Analog Input Voltage and A/D Conversion Result..................................................... 353
11-7
A/D Conversion by Hardware Start (with Falling Edge Specified) ................................................................ 354
11-8
A/D Conversion by Software Start ................................................................................................................ 355
11-9
Handling of Analog Input Pin ........................................................................................................................ 357
11-10
A/D Conversion End Interrupt Generation Timing......................................................................................... 358
11-11
Handling of AV
DD
Pin .................................................................................................................................... 359
12-1
Format of DMA Peripheral I/O Address Registers 0 to 5 (DIOA0 to DIOA5) ................................................ 360
12-2
Format of DMA Internal RAM Address Registers 0 to 5 (DRA0 to DRA5) .................................................... 361
12-3
Correspondence Between DRAn Setting Value and Internal RAM (12 KB).................................................. 362
12-4
Correspondence Between DRAn Setting Value and Internal RAM (16 KB).................................................. 363
12-5
Correspondence Between DRAn Setting Value and Internal RAM (20 KB).................................................. 364
12-6
Correspondence Between DRAn Setting Value and Internal RAM (24 KB).................................................. 365
12-7
Format of DMA Byte Count Registers 0 to 5 (DBC0 to DBC5) ..................................................................... 366
12-8
DMA Start Factor Expansion Register (DMAS)............................................................................................. 366
12-9
Format of DMA Channel Control Registers 0 to 5 (DCHC0 to DCHC5)........................................................ 367
13-1
Block Diagram of RTO .................................................................................................................................. 369
13-2
Configuration of Real-Time Output Buffer Registers .................................................................................... 370
13-3
Format of Real-Time Output Port Mode Register (RTPM) ............................................................................ 371
13-4
Format of Real-Time Output Port Control Register (RTPC).......................................................................... 372
13-5
Example of Operation Timing of RTO (When EXTR = 0, BYTE = 0) ............................................................ 373
14-1
Format of Port 0 (P0) .................................................................................................................................... 375
14-2
Port 0 Mode Register (PM0) ......................................................................................................................... 377
14-3
Pull-Up Resistor Option Register 0 (PU0)..................................................................................................... 377
14-4
Rising Edge Specification Register 0 (EGP0)............................................................................................... 378
14-5
Falling Edge Specification Register 0 (EGN0) .............................................................................................. 378
14-6
Block Diagram of P00 to P07........................................................................................................................ 379
14-7
Port 1 (P1)..................................................................................................................................................... 380
14-8
Port 1 Mode Register (PM1) ......................................................................................................................... 381
14-9
Pull-Up Resistor Option Register 1 (PU1)..................................................................................................... 381
14-10
Port 1 Function Register (PF1) ..................................................................................................................... 382
14-11
Block Diagram of P10 to P12, P14, and P15 ................................................................................................ 382
14-12
Block Diagram of P13 ................................................................................................................................... 383
14-13
Port 2 (P2)..................................................................................................................................................... 384
14-14
Port 2 Mode Register (PM2) ......................................................................................................................... 385
14-15
Pull-Up Resistor Option Register 2 (PU2)..................................................................................................... 386
14-16
Port 2 Function Register (PF2) ..................................................................................................................... 386
14-17
Block Diagram of P20 to P22, P24, and P25 ................................................................................................ 387