APPENDIX A REGISTER INDEX
User’s Manual U13850EJ4V0UM
496
(3/7)
Symbol
Name
Unit
Page
DIOA3
DMA peripheral I/O address register 3
DMAC
360
DIOA4
DMA peripheral I/O address register 4
DMAC
360
DIOA5
DMA peripheral I/O address register 5
DMAC
360
DLR
IEBus telegraph length register
IEBus
465
DMAIC0
Interrupt control register
INTC
139 to 141
DMAIC1
Interrupt control register
INTC
139 to 141
DMAIC2
Interrupt control register
INTC
139 to 141
DMAIC3
Interrupt control register
INTC
139 to 141
DMAIC4
Interrupt control register
INTC
139 to 141
DMAIC5
Interrupt control register
INTC
139 to 141
DMAS
DMA start factor expansion register
DMAC
366
DR
IEBus data register
IEBus
466
DRA0
DMA internal RAM address register 0
DMAC
361
DRA1
DMA internal RAM address register 1
DMAC
361
DRA2
DMA internal RAM address register 2
DMAC
361
DRA3
DMA internal RAM address register 3
DMAC
361
DRA4
DMA internal RAM address register 4
DMAC
361
DRA5
DMA internal RAM address register 5
DMAC
361
DWC
Data wait control register
BCU
111
ECR
Interrupt source register
CPU
76
EGN0
Falling edge specification register 0
INTC
132, 378
EGP0
Rising edge specification register 0
INTC
132, 378
EIPC
Status saving register during interrupt
CPU
76
EIPSW
Status saving register during interrupt
CPU
76
FEPC
Status saving registers for NMI
CPU
76
FEPSW
Status saving registers for NMI
CPU
76
IEBIC1
Interrupt control register
IEBus
139 to 141
IEBIC2
Interrupt control register
IEBus
139 to 141
IECLK
IEBus clock selection register
IEBus
477
IIC0
IIC shift register 0
I
2
C
268
IIC1
IIC shift register 1
I
2
C
268
IICC0
IIC control register 0
I
2
C
257
IICC1
IIC control register 1
I
2
C
257
IICCE0
IIC clock expansion register 0
I
2
C
266
IICCE1
IIC clock expansion register 1
I
2
C
266
IICCL0
IIC clock selection register 0
I
2
C
265
IICCL1
IIC clock selection register 1
I
2
C
265
IICIC1
Interrupt control register
I
2
C
139 to 141