CHAPTER 3 CPU FUNCTIONS
User’s Manual U13850EJ4V0UM
85
Interrupt/exception table
The V850/SB1 and V850/SB2 increase the interrupt response speed by assigning handler addresses
corresponding to interrupts/exceptions.
The collection of these handler addresses is called an interrupt/exception table, which is located in the internal
ROM area. When an interrupt/exception request is granted, execution jumps to the handler address, and the
program written at that memory address is executed. The sources of interrupts/exceptions, and the
corresponding addresses are shown below.
Table 3-3. Interrupt/Exception Table
Start Address of
Interrupt/Exception Table
Interrupt/Exception Source
Start Address of
Interrupt/Exception Table
Interrupt/Exception Source
00000000H
RESET
000001D0H
INTTM6
00000010H
NMI
000001E0H
INTTM7
00000020H
INTWDT
000001F0H
INTIIC0
Note
/INTCSI0
00000040H
TRAP0n (n = 0 to F)
00000200H
INTSER0
00000050H
TRAP1n (n = 0 to F)
00000210H
INTSR0/INTCSI1
00000060H
ILGOP
00000220H
INTST0
00000080H
INTWDTM
00000230H
INTCSI2
00000090H
INTP0
00000240H
INTIIC1
Note
000000A0H
INTP1
00000250H
INTSER1
000000B0H
INTP2
00000260H
INTSR1/INTCSI3
000000C0H
INTP3
00000270H
INTST1
000000D0H
INTP4
00000280H
INTCSI4
000000E0H
INTP5
00000290H
INTIE1 (V850/SB2 only)
000000F0H
INTP6
000002A0H
INTIE2 (V850/SB2 only)
00000140H
INTWTNI
000002B0H
INTAD
00000150H
INTTM00
000002C0H
INTDMA0
00000160H
INTTM01
000002D0H
INTDMA1
00000170H
INTTM10
000002E0H
INTDMA2
00000180H
INTTM11
000002F0H
INTDMA3
00000190H
INTTM2
00000300H
INTDMA4
000001A0H
INTTM3
00000310H
INTDMA5
000001B0H
INTTM4
00000320H
INTWTN
000001C0H
INTTM5
00000330H
INTKR
Note
Available only for the
µ
PD70303xAY and 70F303wAY.