CHAPTER 10 SERIAL INTERFACE FUNCTION
User’s Manual U13850EJ4V0UM
256
(7) Interrupt request signal generator
This circuit controls the generation of interrupt request signals (INTIICn).
An I
2
C interrupt is generated following either of two triggers.
•
Eighth or ninth clock of the serial clock (set by WTIMn bit
Note
)
•
Interrupt request generated when a stop condition is detected (set by SPIEn bit
Note
)
Note
WTIMn bit: Bit 3 of IIC control register n (IICCn)
SPIEn bit:
Bit 4 of IIC control register n (IICCn)
Remark
n = 0, 1
(8) Serial clock controller
In master mode, this circuit generates the clock output via the SCLn pin from a sampling clock (n = 0, 1).
(9) Serial clock wait controller
This circuit controls the wait timing.
(10) ACK output circuit, stop condition detector, start condition detector, and ACK detector
These circuits are used to output and detect various control signals.
(11) Data hold time correction circuit
This circuit generates the hold time for data corresponding to the falling edge of the serial clock.