CHAPTER 4 BUS CONTROL FUNCTION
User’s Manual U13850EJ4V0UM
119
Figure 4-12. Memory Write (1/2)
(a) 0 wait
T1
T2
T3
CLKOUT (output)
A16 to A21 (output)
AD0 to AD15
(input/output)
Address
Data
Note
Address
ASTB (output)
R/W (output)
DSTB (output)
UBEN, LBEN (output)
WAIT (input)
RD (output)
WRH, WRL (output)
H
A1 to A15 (output)
Address
Note
AD0 to AD7 output invalid data when odd address byte data is accessed.
AD8 to AD15 output invalid data when even address byte data is accessed.
Remarks 1.
{
indicates the sampling timing when the number of programmable waits is set to 0.
2.
The broken line indicates the high-impedance state.