4/29/2020
Godson 3A1000 Processor User Manual
68
RDLVL_END_DELAY_
1
63:48
0x0
0x0-0xffff
In the first data group, from the first 0 to the Read Leveling
1 number of delay units
RDLVL_END_DELAY_
0
47:32
0x0
0x0-0xffff
In the 0th data group, the first 0 to
1 number of delay units
RDLVL_DELAY_8
31:16
0x0
0x0-0xffff
In the 8th data group, the delay unit used by Read Leveling
number
RDLVL_DELAY_7
15: 0
0x0
0x0-0xffff
In the seventh data group, the delay unit used by Read Leveling
number
CONF_CTL_166 [63: 0] Offset: 0xa60 DDR2 667: 0x0000000000000000
RDLVL_END_DELAY_
5
63:48
0x0
0x0-0xffff
In the 5th data group, from the first 0 to the Read Leveling
1 number of delay units
RDLVL_END_DELAY_
4
47:32
0x0
0x0-0xffff
In the 4th data group, from the first 0 to the Read Leveling
1 number of delay units
RDLVL_END_DELAY_
3
31:16
0x0
0x0-0xffff
In the third data group, from the first 0 to the Read Leveling
1 number of delay units
RDLVL_END_DELAY_
2
15: 0
0x0
0x0-0xffff
In the second data group, from the first 0 to the Read Leveling
1 number of delay units
CONF_CTL_167 [63: 0] Offset: 0xa70 DDR2 667: 0x0000000000000000
RDLVL_GATE_DELAY
_0
63:48
0x0
0x0-0xffff
In the 0th data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
RDLVL_END_DELAY_
8
47:32
0x0
0x0-0xffff
In the 8th data group, from the first 0 to the Read Leveling
1 number of delay units
RDLVL_END_DELAY_
7
31:16
0x0
0x0-0xffff
In the 7th data group, from the first 0 to the Read Leveling
1 number of delay units
RDLVL_END_DELAY_
6
15: 0
0x0
0x0-0xffff
In the 6th data group, from the first 0 to the Read Leveling
1 number of delay units
CONF_CTL_168 [63: 0] Offset: 0xa80 DDR2 667: 0x0000000000000000
RDLVL_GATE_DELAY
_4
63:48
0x0
0x0-0xffff
In the fourth data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
RDLVL_GATE_DELAY
_3
47:32
0x0
0x0-0xffff
In the third data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
RDLVL_GATE_DELAY
_2
31:16
0x0
0x0-0xffff
In the second data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
72
Page 85
Godson 3A1000 Processor User Manual Part 1
RDLVL_GATE_DELAY
_1
15: 0
0x0
0x0-0xffff
In the first data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
CONF_CTL_169 [63: 0] Offset: 0xa90 DDR2 667: 0x0000000000000000
RDLVL_GATE_DELAY
_8
63:48
0x0
0x0-0xffff
In the 8th data group, the delay from sampling timing to the rising edge of strobe signal
Number of late units
RDLVL_GATE_DELAY
_7
47:32
0x0
0x0-0xffff
In the seventh data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
RDLVL_GATE_DELAY
_6
31:16
0x0
0x0-0xffff
In the sixth data group, the delay from the sampling timing to the rising edge of the strobe signal
Number of late units
RDLVL_GATE_DELAY
_5
15: 0
0x0
0x0-0xffff
In the fifth data group, the delay from sampling timing to the rising edge of the strobe signal
Number of late units