4/29/2020
Godson 3A1000 Processor User Manual
53
PHY_CTRL_REG_1_3 63:32
0x00000 0x0-0xffffffff
The calculation starts after the last 4 beats, each value represents a half cycle
27:24: Timing control of terminal resistance off
23: Effective level control of termination resistance
Is 1
22: Enable signal of the terminating resistor, when it is 1, the dynamic square is used
The control of the termination resistance is enabled; when it is 0, it can be
The terminating resistor on bit PAD is always valid (set to 0) or never
Effectiveness (set to 1)
21: Test signal, normal should be 0
20:16: Test signal, normally 0
14:12: Test signal, normally 0
11: 8: read sampling delay 1, of which only 1 bit is valid, used for
Control when DQS sampling window is closed
7: 0: read sampling delay 0, of which only 1 bit is valid for controlling
Opening timing of the DQS sampling window
PHY_CTRL_REG_1_2 31: 0
0x00000 0x0-0xffffffff
Terminal resistance control of PAD in the second data group, initiate read operation
Will only be enabled when
31:28: Timing control of terminal resistance opening, read command sent from
The calculation starts after the last 4 beats, each value represents a half cycle
53
Page 66
Godson 3A1000 Processor User Manual Part 1
27:24: Timing control of terminal resistance off
23: Effective level control of termination resistance
Is 1
22: Enable signal of the terminating resistor, when it is 1, the dynamic square is used
The control of the termination resistance is enabled; when it is 0, it can be
The terminating resistor on bit PAD is always valid (set to 0) or never
Effectiveness (set to 1)
21: Test signal, normal should be 0
20:16: Test signal, normally 0
14:12: Test signal, normally 0
11: 8: read sampling delay 1, of which only 1 bit is valid, used for
Control when DQS sampling window is closed
7: 0: read sampling delay 0, of which only 1 bit is valid for controlling
Opening timing of the DQS sampling window
CONF_CTL_52 [63: 0] Offset: 0x340 DDR2 667: 0x07c0000007c00000
PHY_CTRL_REG_1_5 63:32
0x00000 0x0-0xffffffff
Terminal resistance control of PAD in the 5th data group, initiate read operation
Will only be enabled when
31:28: Timing control of terminal resistance opening, read command sent from
The calculation starts after the last 4 beats, each value represents a half cycle
27:24: Control of the timing of opening the terminal resistance
23: Effective level control of termination resistance
Is 1
22: Enable signal of the terminating resistor, when it is 1, the dynamic square is used
The control of the termination resistance is enabled; when it is 0, it can be
The terminating resistor on bit PAD is always valid (set to 0) or never
Effectiveness (set to 1)