4/29/2020
Godson 3A1000 Processor User Manual
102
80
Chip Config
Chip configuration register
84
88
8C
90
Chip Sample
Chip sampling register
Table 10-7 Register detailed description
Bit field
Field name
access
Reset value
Explanation
CR00: PonCfg
15: 0 pcix_bus_dev
Read-only lio_ad [7: 0]
In PCIX Agent mode, the total CPU usage
Line, equipment number
15: 8
Keep
Read-only lio_ad [15: 8]
23:16 pon_pci_configi
Read-only pci_configi
PCI_Configi pin value
31:24 Reserved
Read only
CR04: reserved
31: 0
Keep
Read only 0
CR08: reserved
31: 0
Keep
Read only 0
CR10: PCIMap
5: 0
trans_lo0
Read-write 0
PCI_Mem_Lo0 window map address high 6 bits
11: 6 trans_lo1
Read-write 0
PCI_Mem_Lo1 window map address high 6 bits
17:12 trans_lo2
Read-write 0
PCI_Mem_Lo2 window map address high 6 bits
31:18 Reserved
Read only 0
CR14: PCIX_Bridge_Cfg
114
Page 127
Godson 3A1000 Processor User Manual Part 1
5: 0
pcix_rgate
Read and write 6'h18
Threshold for sending data to DDR2 in PCIX mode
6
pcix_ro_en
Read-write 0
Does the PCIX bridge allow write over read
31:18 Reserved
Read only 0
CR18: PCIMap_Cfg
15: 0 dev_addr
Read-write 0
The upper 16 bits of the AD line in PCI configuration
16
conf_type
Read-write 0
Configure the type of read and write
31:17 Reserved
Read only 0
CR1C: GPIO_Data
15: 0 gpio_out
Read-write 0
GPIO output data
31:16 gpio_in
Read-write 0
GPIO input data
CR20: GPIO_EN
15: 0 gpio_en
Read and write 16'hFFFF
High is input, low output
31:16 Reserved
Read only 0
CR3C: reserved
31: 0
Keep
Read only 0
Keep
CR24, 2C, 30, 34, 38: reserved
See table 11-3
CR50,54 / 58,5C / 60,64: PCI_Hit * _Sel_ *
0
Keep
Read only 0
2: 1
pci_img_size
Read and write 2'b11
00: 32 bits; 10: 64 bits; others: invalid
3
pref_en
Read-write 0
Prefetch enable
11: 4
Keep
Read only 0
62:12 bar_mask
Read-write 0
Window size mask (high order 1, low order 0)
63
burst_cap
Read and write 1
Whether to allow burst transfer