4/29/2020
Godson 3A1000 Processor User Manual
77
Offset: 0x3C
Reset value: 0x00200000
Name: Bus Reset Control
Bit field
Bit field name
Bit width reset value Visit description
31:23 Reserved
4
0x0
Keep
twenty twoReset
12
0x0
R / W bus reset control:
0-> 1: Set HT_RSTn to 0, reset the bus
1-> 0: HT_RSTn is set to 1, the bus is reset
21:18 Reserved
4
0x0
Keep
17
B_interleave
1
0x0
Whether the R / W write response channel allows out-of-order execution (LS3A1000E and
Previous version)
When using multi-chip interconnect mode, it must be set to 1
16
Nop_interleave
1
0x0
Whether the R / W flow control channel allows out-of-order execution (LS3A1000E and above
version)
When using multi-chip interconnect mode, it must be set to 1
15: 0
Reserved
16
0x0
Keep
9.5.2
Capability Registers
Offset: 0x40
Reset value: 0x20010008
Name: Command, Capabilities Pointer, Capability ID
Bit field
Bit field name
Bit width reset value Visit description
31:29 HOST / Sec
3
0x1
R
Command format is HOST / Sec
28:27 Reserved
2
0x0
R
Keep
26
Act as Slave
1
0x0
/ 0x1
R / W HOST / SLAVE mode
The initial value is determined by the pin HOSTMODE
HOSTMODE pull-up: 0
HOSTMODE drop-down: 1
25
Reserved
1
0x0
Keep
twenty fourHost Hide
1
0x0
Whether R / W prohibits register access from HT bus
twenty threeReserved
1
0x0
Keep
22:18 Unit ID
5
0x0
In R / W HOST mode: can be used to record the number of IDs used
In SLAVE mode: record your own Unit ID
17
Double Ended
1
0x0
R
No dual HOST mode
83
Page 96
Godson 3A1000 Processor User Manual Part 1
16
Warm Reset
1
0x1
R
Bridge Control uses warm reset in reset
15: 8
Capabilities Pointer 8
0xa0
R
Next Cap register offset address
7: 0
Capability ID
8
0x08
R
HyperTransport capability ID
Offset: 0x44
Reset value: 0x00112000
Name: Link Config, Link Control
Bit field
Bit field name
Bit width reset value Visit description
31
Reserved
1
0x0
Keep
30:28 Link
Width Out
3
0x0
R / W Transmitter width
The value after cold reset is the maximum width of the current connection, write this post
The value of the register will be the next warm reset or HT
Effective after Disconnect
000: 8-bit mode
001: 16-bit mode
27
Reserved
1
0x0
Keep
26:24 Link Width In
3
0x0
R / W receiver width
The value after cold reset is the maximum width of the current connection, write this post
The value of the register will be the next warm reset or HT
Effective after Disconnect
twenty threeDw Fc out
1
0x0
R
The sender does not support double-word flow control
22:20 Max Link
Width out
3
0x1
R
The maximum width of the sending end of the HT bus: 16bits
19
Dw Fc In
1
0x0
R
The receiver does not support double-word flow control
18:16 Max Link
Width In
3
0x1
R
Maximum width of HT bus receiving end: 16bits