94
Memory Controller
NOTES:
1. For any additional loading configurations use same recommendations of TL1_SDRAM and TL2_SDRAM
values.
2. JEDEC DDR1 (PC2700) registered DIMM recommendations are referenced for post PLL configurations.
Table 49.
Embedded DDR 333 Buffered Clock Topology Lengths
Traces
Description
Layer
Min
Length
Max
Length
Trace
Impedance
Spacing
Notes
TL0
Breakout
Microstrip/
Stripline
0.5”
5 mils
Differential Routing
TL1
Lead-in
Microstrip/
Stripline
2”
8”
Differential
Impedance of
100 ohms +/-
15%
20 mils
from
others
TL2
Termination
0.2”
5 mils
TL0_PLL
FB
2”
3”
Same as TL1
20 mils
from
others
Route per DDR1 JEDEC
TL2_PLL
FB
Termination
0.3”
Route per DDR1 JEDEC
TL3_PLL
FB
0.05”
0.09”
Same as TL1
Route per DDR1 JEDEC
TL0_sdra
m
2.5”
Same as TL1
Route per DDR1 JEDEC
TL1_sdra
m
Termination
0.5”
0.58”
Route per DDR1 JEDEC
TL2_sdra
m
0.29”
0.3”
Same as TL1
Route per DDR1 JEDEC
TL0_reg
0.05”
Route per DDR1 JEDEC
TL1_reg
2.71”
2.72”
Same as TL1
Route per DDR1 JEDEC
TL2_reg
Termination
0.20”
0.22”
Route per DDR1 JEDEC
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...