140
JTAG Circuitry for Debug
11.2
JTAG Signals / Header
is the pin definition (20-pin standard ARM connector) for JTAG.
The ARM Multi-ICE debugger along with the Macraigor Raven* and WindRiver Systems*
visionPROBE / visionICE utilize this connector. The main difference to be noted is the specific
implementation of nTRST for each debugger. The Macraigor Raven implementation actively drives
nTRST (high and low). The WindRiver Systems* visionPROBE / visionICE can configure nTRST
active or open collector (only drive low). ARM Multi-ICE is configured as open collector only.
Figure 71.
JTAG Header Pin Out
A8982-01
1
3
5
7
9
11
13
15
17
19
VTref
nTRST
TDI
TMS
TCK
RTCK
TD0
nSRST
DBGRQ
DGBACK
2
4
6
8
10
12
14
16
18
20
Vsupply
GND
GND
GND
GND
GND
GND
GND
GND
GND
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...