66
PCI-X Layout Guidelines
Trace Length 1 TL1: 80331 signal Ball to 1st
junction
1.0” minimum - 5.5” maximum
1.0” minimum - 5.5”
maximum
Trace Length TL2 from 1st junction to 1st PCI
connector
1.5 - 4.0” maximum
Trace Length TL3 to TL5 between connectors
0.75” minimum - 1.5” maximum
1.75” minimum - 2.75”
maximum
Length Matching Requirements
No length matching is required among datalines. For length
matching for clocks, refer clock guidelines
.
Number of vias
Four vias maximum
Table 26.
PCI 33 MHz Mixed Mode Routing Recommendations (Sheet 2 of 2)
Parameter
Routing Guideline for lower AD
Bus
Routing Guideline for
upper AD Bus
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...