47
PCI-X Layout Guidelines
Maximum skew for PCI.
1.0 ns.
Routing Guideline 1.
Point-to-point signal routing needs to be used to keep reflections
low.
Routing Guideline 2.
Same number of vias and routing layers as all the other clock lines
from the driver to the receiver.
Table 8.
PCI-X Clock Layout Requirements Summary (Sheet 2 of 2)
Parameter
Routing Guidelines
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...