62
PCI-X Layout Guidelines
6.4.16
PCI 66 MHz Mixed Mode Topology
and
provide routing details for a topology with embedded devices and PCI
66 MHz slots.
Trace Length 1 TL1: From 80331 signal Ball to first
junction
5.0” maximum
Trace Length TL2 between junctions
0.5” minimum - 3.5” maximum
Trace Length TL_EM1 to TL_EM4 from junction to
embedded devices
2.0” minimum - 3.0” maximum
Length Matching Requirements
No length matching is required among datalines. For
length matching for clocks, refer clock guidelines
.
Number of vias
Four vias maximum
Table 22.
PCI 66 MHz Embedded Table (Sheet 2 of 2)
Parameter
Routing Guideline for AD Bus
Figure 31.
PCI 66 MHz Mixed Topology
Table 23.
PCI 66 MHz Mixed Mode Table (Sheet 1 of 2)
Parameter
Routing Guideline Lower AD Bus
Routing Guideline Upper AD Bus
Reference Plane
Route over an unbroken ground plane
Breakout
5 mils on 5 mils spacing. Maximum length of the breakout is 500 mils.
Motherboard Trace Impedance (microstrip and
stripline)
50 Ohms +/- 15%
TL1
TL
_
E
M
1
EM1
T
L_E
M
2
EM2
CONN1
TL_A
D
1
AD1
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...