101
Memory Controller
7.5
DDR II 400 Layout Guidelines
This section lists the DDRII layout guidelines for both DIMM and embedded designs. The
topologies that were analyzed include registered DIMM (RawA and RawB configurations) and
embedded single bank configurations (both ECC and Non-ECC type).
The On Die Termination or ODT for DDR II eliminates some of the termination resistors needed
for the source synchronous signals. The value used for simulations was 75
Ω
. Note that this value
must be programmed for both the IOP and the SDRAM locations.
The
list the DDR II differential strobe alignment with each of the DQ
groups.
Table 54.
x64 DDR Memory Configuration
Data Group
Positive Strobe
Negative Strobe
DQ[7:0], DM[0]
DQS0
DQS0
#
DQ[15:8], DM[1]
DQS1
DQS1
#
DQ[23:16], DM[2]
DQS2
DQS2
#
DQ[31:24], DM[3]
DQS3
DQS3
#
DQ[39:32], DM[4]
DQS4
DQS4
#
DQ[47:40], DM[5]
DQS5
DQS5
#
DQ[55:48], DM[6]
DQS6
DQS6
#
DQ[63:56], DM[7]
DQS7
DQS7
#
Table 55.
x72 DDR Memory Configuration
Data Group
Positive Strobe
Negative Strobe
DQ[7:0], DM[0]
DQS0
DQS0
#
DQ[15:8], DM[1]
DQS1
DQS1
#
DQ[23:16], DM[2]
DQS2
DQS2
#
DQ[31:24], DM[3]
DQS3
DQS3
#
DQ[39:32], DM[4]
DQS4
DQS4
#
DQ[47:40], DM[5]
DQS5
DQS5
#
DQ[55:48], DM[6]
DQS6
DQS6
#
DQ[63:56], DM[7]
DQS7
DQS7
#
CB[7:0]
,
DM[8]
DQS8
DQS8
#
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...