109
Memory Controller
Table 64.
DDR II 400 DIMM Address/CMD Lengths
Traces
Description
Layer
Minimum
Length
Maximum
Length
Trace
Impedance
Spacing Notes
TL0
Breakout
Microstrip
0”
0.5”
5 mils
5 mils trace width OK for
breakout.
TL1
Lead-in
Microstrip
2 “
10”
45 ohms or 50
ohms
12 mils
•
45 ohm +/- 15% or
•
50 ohm +/- 15%
•
2”-10” matched /-
1” of target motherboard
M_CK
TL2
Vtt
Microstrip
0.15 “
0.5”
5 mils
Place terminations in Vtt
island
Figure 53.
DDR II 400 DIMM Address/CMD Topology
Figure 54.
DDR II 400 DIMM Address/CMD Split Termination Topology
TL 0
TL 1
DIMM
V TT ( 0 .9 V )
Rp 5 1 o h m s
+ /- 5 %
TL 2
T L 0
T L 1
D IM M
1 . 8 V
R p 1 0 0 o h m s
+ / - 5 %
T L 2
G r o u n d
R p 1 0 0 o h m s
+ / - 5 %
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...