XC886/888CLM
Analog-to-Digital Converter
User’s Manual
16-45
V1.3, 2010-02
ADC, V 1.0
Register Q0R0 contains bits that monitor the status of the current sequential request.
Q0R0
Queue 0 Register 0
(CF
H
)
Reset Value: 00
H
7
6
5
4
3
2
1
0
EXTR
ENSI
RF
V
0
REQCHNR
rh
rh
rh
rh
r
rh
Field
Bits
Type Description
REQCHNR
[2:0]
rh
Request Channel Number
This bit field indicates the channel number that will
be or is currently requested.
V
4
rh
Request Channel Number Valid
This bit indicates if the data in REQCHNR, RF, ENSI
and EXTR is valid. Bit V is set when a valid entry is
written to the queue input register QINR0 (or by an
update by intermediate queue registers).
0
B
The data is not valid.
1
B
The data is valid.
RF
5
rh
Refill
This bit indicates if the pending request is discarded
after being executed (conversion start) or if it is
automatically refilled in the top position of the
request queue.
0
B
The request is discarded after conversion
start.
1
B
The request is refilled in the queue after
conversion start.
ENSI
6
rh
Enable Source Interrupt
This bit indicates if a source interrupt will be
generated when the conversion is completed. The
interrupt trigger becomes activated if the conversion
requested by the source has been completed and
ENSI = 1.
0
B
The source interrupt generation is disabled.
1
B
The source interrupt generation is enabled.
*